Low Power Design for Source Coupled Logic Gates

被引:0
|
作者
Sivaram, Ranjana [1 ]
Gupta, Kirti [2 ]
Pandey, Neeta [1 ]
机构
[1] Delhi Technol Univ, Dept Elect & Commun Engn, Delhi, India
[2] Bharati Vidyapeeths Coll Engn, Dept Elect & Commun Engn, Delhi, India
关键词
Multithreshokl; threshold voltage; low power; current mode logic; current mode circuits; current mode; SCL; MCML; triple tail; PFSCL;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new technique for lowering power dissipation of Source Coupled Logic (SCL) circuits. Variants of SCL such as MOS Current Mode Logic (MCML) and Positive Feedback Source Coupled Logic (PFSCL) suffer from the disadvantage that implementing complex logic function requires stacking of transistor and/or cascading of gates which negatively affects the minimum power supply required and the delay respectively. With MCML and PFSCL triple tail based implementation, while the previous issues are solved the issue of constant bias current still remains. Here, a generic technique to lower the minimum required power supply voltage is presented which is applied to the constant current source transistor in current mode logic, which in turn reduces the minimum power supply required. To verify the behavior, two input XOR gate based on proposed technique has been implemented in MOS current mode logic based triple tail and PFSCL based Triple Tail and has been simulated. The use of proposed technique shows improvement in power dissipation of 18% for 100uA bias current, proportional to the reduction in the minimum power supply voltage. Simulations have been carried out in ORCAD PSPICE using TSMC CMOS 180nm technology. To verify the behavior of the proposed technique under process variations, process corner analysis has been carried out and the circuit shows maximum variation of 12.5% in the voltage swing. The proposed technique does not negatively impact the delay.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Subthreshold source-coupled logic circuits for ultra-low-power applications
    Tajalli, Armin
    Brauer, Elizabeth J.
    Leblebici, Yusuf
    Vittoz, Eric
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (07) : 1699 - 1710
  • [22] Dynamic Threshold Source Coupled Logic with Pushpull topology for Ultra Low Power Applications
    Arora, Rajat
    Khurana, Prateek
    2ND INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN) 2015, 2015, : 968 - 972
  • [23] LEVEL SHIFT CIRCUITS FOR GaAs LOW POWER SOURCE COUPLED FET LOGIC.
    Ohhata, Masanobu
    Takada, Tohru
    Ino, Masayuki
    Ida, Masao
    Transactions of the Institute of Electronics, Information and Communication Engineers, Section E (, 1987, E70 (04): : 224 - 226
  • [24] Design options for coupled cold moderators on a low power spallation source
    Picton, DJ
    Bennington, SM
    Broome, TA
    Beynon, TD
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2005, 545 (1-2): : 363 - 374
  • [25] Logic gates implementation with coupled oscillators
    Bonnin, Michele
    Bonani, Fabrizio
    Traversa, Fabio Lorenzo
    2018 IEEE WORKSHOP ON COMPLEXITY IN ENGINEERING (COMPENG 2018), 2018,
  • [26] Design of quaternary logic circuits based on source-coupled logic
    吴海霞
    屈晓楠
    蔡起龙
    夏乾斌
    仲顺安
    Journal of Beijing Institute of Technology, 2013, 22 (01) : 49 - 54
  • [27] Design and investigation of computation-in-memory based low power hybrid MTJ/CMOS logic gates
    Barla, Prashanth
    Joshi, Vinod Kumar
    Bhat, Somashekara
    COGENT ENGINEERING, 2024, 11 (01):
  • [28] Design and Simulation of Low-Power Logic Gates Based on Nanoscale Side-Contacted FED
    Touchaei, Behnam Jafari
    Manavizadeh, Negin
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (01) : 306 - 311
  • [29] New Low-Power Tristate Circuits in Positive Feedback Source-Coupled Logic
    Gupta, Kirti
    Sridhar, Ranjana
    Chaudhary, Jaya
    Pandey, Neeta
    Gupta, Maneesha
    JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2011, 2011
  • [30] Low-Power Differential Logic Gates for DPA Resistant Circuits
    Tena-Sanchez, Erica
    Castro, Javier
    Acosta, Antonio J.
    2014 17TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2014, : 671 - 674