Design of quaternary logic circuits based on source-coupled logic

被引:0
|
作者
吴海霞 [1 ]
屈晓楠 [1 ]
蔡起龙 [1 ]
夏乾斌 [1 ]
仲顺安 [1 ]
机构
[1] School of Information and Electronics,Beijing Institute of Technology
关键词
multiple-valued logic; multiple-valued current mode; source-coupled logic ( SCL) circuit;
D O I
10.15918/j.jbit1004-0579.2013.01.006
中图分类号
TN791 [];
学科分类号
080902 ;
摘要
In order to improve the performance of arithmetic very large-scale integration ( VLSI) system,a novel structure of quaternary logic gates is proposed based on multiple-valued current mode ( MVCM) by using dynamic source-coupled logic ( SCL) . Its key components,the comparator and the output generator are both based on differential-pair circuit ( DPC) ,and the latter is constructed by using the structure of DPC trees. The pre-charge evaluates logic style makes a steady current flow cut off, thereby greatly saving the power dissipation. The combination of multiple-valued source-coupled logic and differential-pair circuit makes it lower power consumption and more compact. The performance is evaluated by HSPICE simulation with 0. 18 μm CMOS technology. The power dissipation,transistor numbers and delay are superior to corresponding binary CMOS implementation. Multiple-valued logic will be the potential solution for the high performance arithmetic VLSI system in the future.
引用
收藏
页码:49 / 54
页数:6
相关论文
共 50 条
  • [1] Analysis and Characterization of Variability in Subthreshold Source-Coupled Logic Circuits
    Shoaran, Mahsa
    Tajalli, Armin
    Alioto, Massimo
    Schmid, Alexandre
    Leblebici, Yusuf
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (02) : 458 - 467
  • [2] Current mode BiCMOS folded source-coupled logic circuits
    Kundan, J
    Hasan, SMR
    [J]. ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1880 - 1883
  • [3] Design of Low-Power Quaternary Flip-Flop Based on Dynamic Source-coupled Logic
    Wu Haixia
    Zhong Shunan
    Sun Zhentao
    Qu Xiaonan
    Chen Yueyang
    [J]. 2011 INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND CONTROL (ICECC), 2011, : 826 - 828
  • [4] ENHANCEMENT SOURCE-COUPLED LOGIC FOR MIXED-MODE VLSI CIRCUITS
    MALEKI, M
    KIAEI, S
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1992, 39 (06): : 399 - 402
  • [5] SYNTHESIS TECHNIQUES FOR CMOS FOLDED SOURCE-COUPLED LOGIC-CIRCUITS
    MASKAI, SR
    KIAEI, S
    ALLSTOT, DJ
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (08) : 1157 - 1167
  • [6] Modelling of source-coupled logic gates
    Alioto, M
    Palumbo, G
    Pennisi, S
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2002, 30 (04) : 459 - 477
  • [7] Testability aspects of folded source-coupled logic
    Gonzalez, JL
    Rubio, A
    [J]. IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1997, 144 (06): : 361 - 366
  • [8] Design and Analysis of Source Coupled Logic Circuits
    Varma, Raghvendra Pratap
    Chandel, Rajeevan
    [J]. 2014 INTERNATIONAL CONFERENCE FOR CONVERGENCE OF TECHNOLOGY (I2CT), 2014,
  • [9] Subthreshold source-coupled logic circuits for ultra-low-power applications
    Tajalli, Armin
    Brauer, Elizabeth J.
    Leblebici, Yusuf
    Vittoz, Eric
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (07) : 1699 - 1710
  • [10] Improving the Power-Delay Performance in Subthreshold Source-Coupled Logic Circuits
    Tajalli, Armin
    Alioto, Massimo
    Brauer, Elizabeth J.
    Leblebici, Yusuf
    [J]. INTEGRATED CIRCUIT AND SYSTEMS DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2009, 5349 : 21 - +