Design of quaternary logic circuits based on source-coupled logic

被引:0
|
作者
吴海霞 [1 ]
屈晓楠 [1 ]
蔡起龙 [1 ]
夏乾斌 [1 ]
仲顺安 [1 ]
机构
[1] School of Information and Electronics,Beijing Institute of Technology
关键词
multiple-valued logic; multiple-valued current mode; source-coupled logic ( SCL) circuit;
D O I
10.15918/j.jbit1004-0579.2013.01.006
中图分类号
TN791 [];
学科分类号
080902 ;
摘要
In order to improve the performance of arithmetic very large-scale integration ( VLSI) system,a novel structure of quaternary logic gates is proposed based on multiple-valued current mode ( MVCM) by using dynamic source-coupled logic ( SCL) . Its key components,the comparator and the output generator are both based on differential-pair circuit ( DPC) ,and the latter is constructed by using the structure of DPC trees. The pre-charge evaluates logic style makes a steady current flow cut off, thereby greatly saving the power dissipation. The combination of multiple-valued source-coupled logic and differential-pair circuit makes it lower power consumption and more compact. The performance is evaluated by HSPICE simulation with 0. 18 μm CMOS technology. The power dissipation,transistor numbers and delay are superior to corresponding binary CMOS implementation. Multiple-valued logic will be the potential solution for the high performance arithmetic VLSI system in the future.
引用
收藏
页码:49 / 54
页数:6
相关论文
共 50 条
  • [41] Power-Gating Sub-Threshold Source-Coupled Logic (PG-STSCL) circuits for ultra-low-power applications
    Hassan, Hossam
    Ibrahim, Sameh
    Kim, HyungWon
    [J]. MICROELECTRONICS JOURNAL, 2018, 74 : 127 - 140
  • [42] Quaternary dynamic differential logic with application to fuzzy-logic circuits
    Herrfeld, A
    Hentschke, S
    [J]. 27TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC - 1997 PROCEEDINGS, 1997, : 215 - 220
  • [43] AN 11-GHZ GAAS FREQUENCY-DIVIDER USING SOURCE-COUPLED FET LOGIC
    TAKADA, T
    KATO, N
    IDA, M
    [J]. IEEE ELECTRON DEVICE LETTERS, 1986, 7 (01) : 47 - 48
  • [44] A Subthreshold Source-Coupled Logic based Time-Domain Comparator for SAR ADC based Cardiac Front-Ends
    Routt, Samprajani
    Babayan-Mashhaditt, Samaneh
    Serdijn, Wouter A.
    [J]. 2019 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2019), 2019, : 17 - 20
  • [45] Architecture of a fine-grain field-programmable VLSI based on multiple-valued source-coupled logic
    Haque, MM
    Kameyama, M
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (11): : 1869 - 1875
  • [46] Low Power Design for Source Coupled Logic Gates
    Sivaram, Ranjana
    Gupta, Kirti
    Pandey, Neeta
    [J]. IEEE INDICON: 15TH IEEE INDIA COUNCIL INTERNATIONAL CONFERENCE, 2018,
  • [47] Implementation and evaluation of a fine-grain multiple-valued field programmable VLSI based on source-coupled logic
    Munirul, HM
    Hasegawa, T
    Kameyama, M
    [J]. 35TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2005, : 120 - 125
  • [48] Design of Adders with Quaternary logic
    Hajare, Shweta
    Dakhole, Pravin
    [J]. 2015 INTERNATIONAL CONFERENCE ON INDUSTRIAL INSTRUMENTATION AND CONTROL (ICIC), 2015, : 599 - 601
  • [49] Performance of a quaternary logic design
    Dornajafi, Mahsa
    Watkins, Steve E.
    Cooper, Benjamin
    Bales, M. Ryan
    [J]. 2008 IEEE REGION 5 CONFERENCE, 2008, : 48 - +
  • [50] CMOS QUATERNARY LOGIC ENCODER DECODER CIRCUITS
    ABDELBARR, MH
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 71 (02) : 279 - 295