A Novel Low-Complexity Power-Efficient Design of Standard Ternary Logic Gates using CNTFET

被引:2
|
作者
Paul, Anisha [1 ]
Pradhan, Buddhadev [1 ]
机构
[1] Techno India Univ, Dept Elect & Commun Engn, Kolkata, India
关键词
Ternary Logic; PTL; STI; STNAND; STNOR; STXOR; CNTFET; ENERGY-EFFICIENT; CIRCUITS;
D O I
10.1109/ICCECE51049.2023.10085528
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper introduces novel low-complexity and power-efficient designs of standard ternary (ST) logic gates like the standard ternary inverter (STI), NAND (STNAND), NOR (STNOR), and XOR (STXOR) gates, along with the ternary minimum (TMIN) and ternary maximum (TMAX) operators using the CNTFET. The proposed designs use pass transistor logic (PTL), which reduces the complexity and increases the power efficiency of the designs. The proposed circuits are simulated in Synopsys HSPICE simulation tool using 32 nm CNTFET model provided by Stanford University. In each case, average power values and propagation delays are duly noted and power-delay-product (PDP) values are calculated. Simulation results prove that the proposed designs are more power-efficient and energy-efficient than the existing designs.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] Novel design of power-efficient quaternary logic gates using CNTFET
    Paul, Anisha
    Pradhan, Buddhadev
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (06) : 1054 - 1076
  • [2] Energy efficient design of unbalanced ternary logic gates and arithmetic circuits using CNTFET
    Khurshid, Tabassum
    Singh, Vikram
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 163
  • [3] CNTFET and RRAM Based Low Power Design of Unbalanced Ternary Logic Gates and Arithmetic Circuits
    Khurshid, Tabassum
    Singh, Vikram
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (05)
  • [4] On the Design of New Low-Power CMOS Standard Ternary Logic Gates
    Doostaregan, Akbar
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    Hashemipour, Omid
    15TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2010), 2010, : 115 - 120
  • [5] A Power-Efficient Configurable Low-Complexity MIMO Detector
    Huang, Chien-Jen
    Yu, Chung-Wen
    Ma, Hsi-Pin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (02) : 485 - 496
  • [6] CNTFET-based design of ternary logic gates with interchangeable standard positive and negative ternary output
    Paul, Anisha
    Pradhan, Buddhadev
    ENGINEERING RESEARCH EXPRESS, 2021, 3 (03):
  • [7] CNTFET-Based Design of Ternary Logic Gates and Arithmetic Circuits
    Lin, Sheng
    Kim, Yong-Bin
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2011, 10 (02) : 217 - 225
  • [8] Generation of low-complexity power-efficient IR-UWB waveforms
    Soliman, Samy S.
    Shehata, Mohamed
    Mostafa, Hassan
    OPTIK, 2022, 251
  • [9] A Low-Complexity Power-efficient Synchronization Scheme for Wireless Communication System
    Bin, Zhao
    Wang YiSheng
    Xin, Liu
    Zheng, Yuanjin
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 441 - 443
  • [10] Design of Ternary Logic Circuits using CNTFET
    Prasad, Vikash
    Banerjee, Anirban
    Das, Debaprasad
    2018 INTERNATIONAL SYMPOSIUM ON DEVICES, CIRCUITS AND SYSTEMS (ISDCS), 2018,