A Novel Low-Complexity Power-Efficient Design of Standard Ternary Logic Gates using CNTFET

被引:2
|
作者
Paul, Anisha [1 ]
Pradhan, Buddhadev [1 ]
机构
[1] Techno India Univ, Dept Elect & Commun Engn, Kolkata, India
关键词
Ternary Logic; PTL; STI; STNAND; STNOR; STXOR; CNTFET; ENERGY-EFFICIENT; CIRCUITS;
D O I
10.1109/ICCECE51049.2023.10085528
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper introduces novel low-complexity and power-efficient designs of standard ternary (ST) logic gates like the standard ternary inverter (STI), NAND (STNAND), NOR (STNOR), and XOR (STXOR) gates, along with the ternary minimum (TMIN) and ternary maximum (TMAX) operators using the CNTFET. The proposed designs use pass transistor logic (PTL), which reduces the complexity and increases the power efficiency of the designs. The proposed circuits are simulated in Synopsys HSPICE simulation tool using 32 nm CNTFET model provided by Stanford University. In each case, average power values and propagation delays are duly noted and power-delay-product (PDP) values are calculated. Simulation results prove that the proposed designs are more power-efficient and energy-efficient than the existing designs.
引用
收藏
页数:7
相关论文
共 50 条
  • [31] Energy-Efficient Ternary Arithmetic Logic Unit Design in CNTFET Technology
    Sharma, Trapti
    Kumre, Laxmi
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2020, 39 (07) : 3265 - 3288
  • [32] Energy-Efficient Ternary Arithmetic Logic Unit Design in CNTFET Technology
    Trapti Sharma
    Laxmi Kumre
    Circuits, Systems, and Signal Processing, 2020, 39 : 3265 - 3288
  • [33] Novel Low-Complexity and Low-Power Flip-Flop Design
    Lin, Jin-Fa
    Hong, Zheng-Jie
    Tsai, Chang-Ming
    Wu, Bo-Cheng
    Yu, Shao-Wei
    ELECTRONICS, 2020, 9 (05)
  • [34] Design of ternary logic gates and circuits using GNRFETs
    Madhuri, Badugu Divya
    Sunithamani, Subramani
    IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (07) : 972 - 979
  • [35] On Power-Efficient Low-Complexity Adaptation for D2D Resource Allocation with Interference Cancelation
    Radaydeh, Redha M.
    SENSORS, 2023, 23 (16)
  • [36] Design and Analysis of Low-Power Adiabatic Logic Circuits by Using CNTFET Technology
    Ajay Kumar Dadoria
    Kavita Khare
    Circuits, Systems, and Signal Processing, 2019, 38 : 4338 - 4356
  • [37] Design and Analysis of Low-Power Adiabatic Logic Circuits by Using CNTFET Technology
    Dadoria, Ajay Kumar
    Khare, Kavita
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (09) : 4338 - 4356
  • [38] A power-efficient, low-complexity, memoryless coding scheme for buses with dominating inter-wire capacitances
    Lindkvist, T
    Löfvenburg, J
    Ohlsson, H
    Johansson, K
    Wanhammar, L
    4TH IEEE INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2004, : 257 - 262
  • [39] Design of Low Power Multiplier Using CNTFET
    Somineni, Rajendra Prasad
    Jaweed, Shaik Mohammed
    2017 7TH IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2017, : 556 - 559
  • [40] DESIGN OF LOW POWER SCHMITT TRIGGER LOGIC GATES USING VTCMOS
    Kadu, Anup W.
    Kalbande, Monica
    PROCEEDINGS OF 2016 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2016,