Improved SVPWM vector selection approaches in OVM region to reduce common-mode voltage for three-level neutral point clamped-inverter

被引:38
|
作者
Bharatiraja, C. [1 ,3 ]
Jeevananthan, S. [2 ]
Munda, J. L. [3 ]
Latha, R. [4 ]
机构
[1] SRM Univ, Dept Elect Engn, Madras, Tamil Nadu, India
[2] Pondicherry Engn Coll, Dept Elect Engn, Pondicherry, India
[3] Tshwane Univ Technol, Ctr Energy & Elect Power, Pretoria, South Africa
[4] Sathyabama Univ, Dept Elect & Elect Engn, Madras, Tamil Nadu, India
关键词
Common-mode voltage; Multilevel inverter; Diode clamped multilevel inverter; Space vector PWM; BEARING CURRENTS; PWM; SCHEME; IMPLEMENTATION; ELIMINATION; CONVERTER;
D O I
10.1016/j.ijepes.2016.01.002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multilevel inverters (MLIs) have an essential portion in industrial applications. Eventhough there are various elementary developments in MLI and its pulse width modulation (PWM) control strategies, unfortunately those strategies are least bothered about the common mode voltage (CMV). The CMV appears at the neutral point of the motor's star connected stator windings with respect to the source ground. This study proposes PWM schemes for three level diode clamped multilevel inverter (DC-MLI) which use an unpretentious switching sequence to determine the triangle for maximum output voltage and minimum CMV in entire modulation range. Here two types of approaches are proposed: (i) Partial elimination SVPWM (PE-SVPWM) and (ii) Full elimination (FE-SVPWM). The proposed strategies suggest switching selection by using the control degree of freedom available in SVPWM without affecting the inverter output voltage. As a result, CMV reduction and elimination with maximum output voltage and better THD is achieved. The proposed PWM approaches can be extended for any number of levels. The theoretical study, the MATLAB/Simulink software based computer simulation and Field Programmable Gate Array (FPGA) SPARTAN-III-3AN-XC3S400 processor supported hardware corroboration have shown the superiority of the proposed technique over the existing SVPWM schemes. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:285 / 297
页数:13
相关论文
共 50 条
  • [21] Common-Mode Voltage Regulation of Three-Phase SVPWM-Based three-Level NPC Inverter
    Umashankar, Subramaniam
    Shankar, Vishnu Kalaiselvan Arun
    Sanjeevikumar, Padmanaban
    Harini, K.
    ADVANCES IN POWER SYSTEMS AND ENERGY MANAGEMENT, 2018, 436
  • [22] Model Predictive Control Method to Reduce Common-Mode Voltage and Balance the Neutral-point Voltage in Three-Level T-type Inverter
    Xing, Xiangyang
    Chen, Alian
    Zhang, Zicheng
    Chen, Jie
    Zhang, Chenghui
    APEC 2016 31ST ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, 2016, : 3453 - 3458
  • [23] A Carrier-Based SVPWM Begins with the Zero Voltage Vector for Three-Level Neutral Point Clamped Converter
    Gao Z.
    Ge Q.
    Li Y.
    Zhao L.
    Zhang B.
    Diangong Jishu Xuebao/Transactions of China Electrotechnical Society, 2020, 35 (10): : 2194 - 2205
  • [24] Analyses, Modeling, and SVPWM Control of a Three-Level T-NPC Inverter to Reduce Common-Mode Voltage Under Open-Circuit Fault in a Neutral-Point Switch
    Le, Hong-Phong Nguyen
    Pham, Khoa Dang
    Nguyen, Nho-Van
    IEEE ACCESS, 2024, 12 : 104708 - 104727
  • [25] Improved Common-Mode Voltage Elimination Modulation with Dead-Time Compensation for Three-Level Neutral-Point-Clamped Three-Phase Inverters
    Zhang, Xuning
    Burgos, Rolando
    Boroyevich, Dushan
    Mattavelli, Paolo
    Wang, Fei
    2013 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2013, : 4240 - 4246
  • [26] Minimization of Common-Mode Voltage for Five-Phase Three-Level NPC Inverter Using SVPWM Strategy
    Palanisamy Ramasamy
    Vijayakumar Krishnasamy
    Iranian Journal of Science and Technology, Transactions of Electrical Engineering, 2020, 44 : 1221 - 1232
  • [27] Minimization of Common-Mode Voltage for Five-Phase Three-Level NPC Inverter Using SVPWM Strategy
    Ramasamy, Palanisamy
    Krishnasamy, Vijayakumar
    IRANIAN JOURNAL OF SCIENCE AND TECHNOLOGY-TRANSACTIONS OF ELECTRICAL ENGINEERING, 2020, 44 (03) : 1221 - 1232
  • [28] Investigation of Fourth-leg for Common-mode Noise Reduction in Three-level Neutral Point Clamped Inverter Fed Motor Drive
    Chen, Ruirui
    Niu, Jiahao
    Gui, Handong
    Zhang, Zheyu
    Wang, Fred
    Tolbert, Leon M.
    Blalock, Benjamin J.
    Costinett, Daniel J.
    Choi, Benjamin B.
    THIRTY-FOURTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC 2019), 2019, : 2582 - 2588
  • [29] A new algorithm to balance the neutral point voltage for three-level inverters with low common-mode voltage
    Wang, Fusheng
    Ouyang, Qiu
    Ren, Kangle
    Zhang, Xing
    Wang, Dongyi
    Taiyangneng Xuebao/Acta Energiae Solaris Sinica, 2017, 38 (07): : 1862 - 1868
  • [30] A Common-Mode Voltage Elimination Method With Active Neutral Point Voltage Balancing Control for Three-Level T-Type Inverter
    Lak, Mohammadreza
    Chuang, Bing-Rong
    Lee, Tzung-Lin
    IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2022, 58 (06) : 7499 - 7514