Improved SVPWM vector selection approaches in OVM region to reduce common-mode voltage for three-level neutral point clamped-inverter

被引:38
|
作者
Bharatiraja, C. [1 ,3 ]
Jeevananthan, S. [2 ]
Munda, J. L. [3 ]
Latha, R. [4 ]
机构
[1] SRM Univ, Dept Elect Engn, Madras, Tamil Nadu, India
[2] Pondicherry Engn Coll, Dept Elect Engn, Pondicherry, India
[3] Tshwane Univ Technol, Ctr Energy & Elect Power, Pretoria, South Africa
[4] Sathyabama Univ, Dept Elect & Elect Engn, Madras, Tamil Nadu, India
关键词
Common-mode voltage; Multilevel inverter; Diode clamped multilevel inverter; Space vector PWM; BEARING CURRENTS; PWM; SCHEME; IMPLEMENTATION; ELIMINATION; CONVERTER;
D O I
10.1016/j.ijepes.2016.01.002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multilevel inverters (MLIs) have an essential portion in industrial applications. Eventhough there are various elementary developments in MLI and its pulse width modulation (PWM) control strategies, unfortunately those strategies are least bothered about the common mode voltage (CMV). The CMV appears at the neutral point of the motor's star connected stator windings with respect to the source ground. This study proposes PWM schemes for three level diode clamped multilevel inverter (DC-MLI) which use an unpretentious switching sequence to determine the triangle for maximum output voltage and minimum CMV in entire modulation range. Here two types of approaches are proposed: (i) Partial elimination SVPWM (PE-SVPWM) and (ii) Full elimination (FE-SVPWM). The proposed strategies suggest switching selection by using the control degree of freedom available in SVPWM without affecting the inverter output voltage. As a result, CMV reduction and elimination with maximum output voltage and better THD is achieved. The proposed PWM approaches can be extended for any number of levels. The theoretical study, the MATLAB/Simulink software based computer simulation and Field Programmable Gate Array (FPGA) SPARTAN-III-3AN-XC3S400 processor supported hardware corroboration have shown the superiority of the proposed technique over the existing SVPWM schemes. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:285 / 297
页数:13
相关论文
共 50 条
  • [41] A Simple Space Vector PWM Scheme with Neutral Point Balancing for Three-Level Neutral Point Clamped Inverter
    Ko, Yoon-Hyuk
    Park, Byoung-Gun
    Kim, Rae-Young
    Hyun, Dong-Seok
    Jung, Ha-Jin
    2011 IEEE INDUSTRY APPLICATIONS SOCIETY ANNUAL MEETING (IAS), 2011,
  • [42] An Improved Virtual Space Vector Modulation Scheme for Three-Level Active Neutral-Point-Clamped Inverter
    Hu, Cungang
    Yu, Xinghuo
    Holmes, Donald Grahame
    Shen, Weixiang
    Wang, Qunjing
    Luo, Fanglin
    Liu, Nian
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2017, 32 (10) : 7419 - 7434
  • [43] A neutral-point voltage balancing control method for three-level neutral-point-clamped inverter
    Song, W. (songwsh@swjtu.edu.cn), 1600, Automation of Electric Power Systems Press (38):
  • [44] A Novel Discontinuous PWM Strategy to Control Neutral Point Voltage for Neutral Point Clamped Three-Level Inverter With Improved PWM Sequence
    Jiang, Weidong
    Li, Laibao
    Wang, Jinping
    Ma, Mingna
    Zhai, Fei
    Li, Jinsong
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2019, 34 (09) : 9329 - 9341
  • [45] Common-Mode Voltage Reduction and Neutral-Point Voltage Control Using Space Vector Modulation for Coupled Ten-Switch Three-Phase Three-Level Inverter
    Deng, Xiaojun
    Wang, Hongliang
    Zhu, Xiaonan
    Wang, Hanzhe
    Zhang, Wenyuan
    Yue, Xiumei
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2022, 37 (06) : 6397 - 6411
  • [46] Reduced Common Mode Voltage Based DC-bus Voltage Balancing Algorithm for Three-Level Neutral Point Clamped (NPC) Inverter Drive
    Choudhury, Abhijit
    Pillay, Pragasen
    2015 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2015, : 4496 - 4501
  • [47] Split Inductor Based Neutral Point Clamped Inverter using Improved Modulation Technique to Reduce Common Mode Voltage
    Ferdous, Md. Jannatul
    Kabir, Shariar
    Siddique, Md. Rifat Alam
    Salma, Umme
    2014 INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (ICECE), 2014, : 623 - 626
  • [48] A novel PWM scheme to eliminate common-mode voltage in three-level voltage source inverter
    Ratnayake, KRMN
    Murai, Y
    PESC 98 RECORD - 29TH ANNUAL IEEE POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1 AND 2, 1998, : 269 - 274
  • [49] Improved Virtual Space Vector Modulation for Three-Level Neutral-Point-Clamped Converter With Feedback of Neutral-Point Voltage
    Xiang, Chao-Qun
    Shu, Cheng
    Han, Ding
    Mao, Bing-Kui
    Wu, Xun
    Yu, Tian-Jian
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2018, 33 (06) : 5452 - 5464
  • [50] Low frequency oscillation of neutral point voltage of neutral-point-clamped three-level VSI under SVPWM control
    Jiang, Wei-Dong
    Wang, Qun-Jing
    Shi, Xiao-Feng
    Chen, Quan
    Zhongguo Dianji Gongcheng Xuebao/Proceedings of the Chinese Society of Electrical Engineering, 2009, 29 (03): : 49 - 55