Improved SVPWM vector selection approaches in OVM region to reduce common-mode voltage for three-level neutral point clamped-inverter

被引:38
|
作者
Bharatiraja, C. [1 ,3 ]
Jeevananthan, S. [2 ]
Munda, J. L. [3 ]
Latha, R. [4 ]
机构
[1] SRM Univ, Dept Elect Engn, Madras, Tamil Nadu, India
[2] Pondicherry Engn Coll, Dept Elect Engn, Pondicherry, India
[3] Tshwane Univ Technol, Ctr Energy & Elect Power, Pretoria, South Africa
[4] Sathyabama Univ, Dept Elect & Elect Engn, Madras, Tamil Nadu, India
关键词
Common-mode voltage; Multilevel inverter; Diode clamped multilevel inverter; Space vector PWM; BEARING CURRENTS; PWM; SCHEME; IMPLEMENTATION; ELIMINATION; CONVERTER;
D O I
10.1016/j.ijepes.2016.01.002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multilevel inverters (MLIs) have an essential portion in industrial applications. Eventhough there are various elementary developments in MLI and its pulse width modulation (PWM) control strategies, unfortunately those strategies are least bothered about the common mode voltage (CMV). The CMV appears at the neutral point of the motor's star connected stator windings with respect to the source ground. This study proposes PWM schemes for three level diode clamped multilevel inverter (DC-MLI) which use an unpretentious switching sequence to determine the triangle for maximum output voltage and minimum CMV in entire modulation range. Here two types of approaches are proposed: (i) Partial elimination SVPWM (PE-SVPWM) and (ii) Full elimination (FE-SVPWM). The proposed strategies suggest switching selection by using the control degree of freedom available in SVPWM without affecting the inverter output voltage. As a result, CMV reduction and elimination with maximum output voltage and better THD is achieved. The proposed PWM approaches can be extended for any number of levels. The theoretical study, the MATLAB/Simulink software based computer simulation and Field Programmable Gate Array (FPGA) SPARTAN-III-3AN-XC3S400 processor supported hardware corroboration have shown the superiority of the proposed technique over the existing SVPWM schemes. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:285 / 297
页数:13
相关论文
共 50 条
  • [31] Study on a Common-mode Voltage Suppression Method with High Performance for the Three-level Diode-clamped Inverter
    Zhang, Yonggao
    Gao, Yanli
    Long, Lizhong
    2012 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2012, : 539 - 544
  • [32] Application of Hysteresis Voltage Control for Three-Level Neutral Point Clamped Voltage Source Inverter
    Kolmakov, Nikolay M.
    Bakhovtsev, Igor A.
    Jalakas, Tanel
    2015 56TH INTERNATIONAL SCIENTIFIC CONFERENCE ON POWER AND ELECTRICAL ENGINEERING OF RIGA TECHNICAL UNIVERSITY (RTUCON), 2015,
  • [33] Common Mode Voltage and Neutral Point Potential Optimization Control for a Three-Level NPC Inverter
    Xu, Xiaona
    Ma, Baohui
    Wang, Kui
    Yang, Bo
    Zheng, Zedong
    Li, Yongdong
    2019 22ND INTERNATIONAL CONFERENCE ON ELECTRICAL MACHINES AND SYSTEMS (ICEMS 2019), 2019, : 202 - 206
  • [34] Control Method of Three-level Neutral-point-clamped Inverter Based on Voltage Vector Diagram Partition
    宋文祥
    姚钢
    陈陈
    陈国呈
    Journal of Shanghai Jiaotong University(Science), 2008, (04) : 457 - 461
  • [35] The Carrier - based PWM method to Reduce Common-mode Voltage for Three - level T - Type Neutral Point Clamp Inverter
    Nguyen, Tuyen D.
    Phan Quoc Dzung
    Dao Ngoc Dat
    Nguyen Huu Nhan
    PROCEEDINGS OF THE 2014 9TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS (ICIEA), 2014, : 1549 - +
  • [36] Control method of three-level neutral-point-clamped inverter based on voltage vector diagram partition
    Song W.-X.
    Yao G.
    Chen C.
    Chen G.-C.
    Journal of Shanghai Jiaotong University (Science), 2008, 13 (4) : 457 - 461
  • [37] A Novel Discontinuous Modulation Strategy With Reduced Common-Mode Voltage and Removed DC Offset on Neutral-Point Voltage for Neutral-Point-Clamped Three-Level Converter
    Wang, Jinping
    Zhai, Fei
    Wang, Jianing
    Jiang, Weidong
    Li, Jinsong
    Li, Laibao
    Huang, Xinmei
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2019, 34 (08) : 7637 - 7649
  • [38] Performance analysis of zero common-mode voltage pulse-width modulation techniques for three-level neutral point clamped inverters
    Kai, Li
    Zhao, Jiancheng
    Wu, Wenjie
    Li, Mengshu
    Ma, Lan
    Zhang, Gang
    IET POWER ELECTRONICS, 2016, 9 (14) : 2654 - 2664
  • [39] Common-Mode EMI Noise Modeling and Reduction With Balance Technique for Three-Level Neutral Point Clamped Topology
    Zhang, Huan
    Yang, Le
    Wang, Shuo
    Puukko, Joonas
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2017, 64 (09) : 7563 - 7573
  • [40] H14 Three-Level Inverter for Common-Mode Voltage Suppression
    Li, Jie
    Hu, Zhi-qiang
    Wang, Yan-bo
    Chen, Zhe
    IEEJ TRANSACTIONS ON ELECTRICAL AND ELECTRONIC ENGINEERING, 2021, 16 (02) : 315 - 323