An efficient VLSI architecture for the computation of 1-D Discrete Wavelet Transform

被引:2
|
作者
Premkumar, AB [1 ]
Madhukumar, AS [1 ]
机构
[1] Nanyang Technol Univ, Sch Appl Sci, Singapore 639798, Singapore
关键词
D O I
10.1109/ICICS.1997.652169
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new architecture for VLSI implementation of one dimensional Discrete Wavelet Trans-form (DWT). The architecture uses single filter for the generation of both DWT coefficients and scaling: function for orthogonal wavelets as opposed to the conventional two filter approach. For subsequent levels, we rely on the fold back architecture principles which interleave the decimated scaling functions back into the filters for the subsequent DWT coefficients. Limited use of memory in the design enables efficient implementation of the DWT computation in VLSI.
引用
收藏
页码:1180 / 1184
页数:3
相关论文
共 50 条
  • [21] An Efficient VLSI Architecture for Computation of Discrete Fractional Fourier Transform
    Ray, Kailash Chandra
    Prasad, M. V. N. V.
    Dhar, Anindya Sundar
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2018, 90 (11): : 1569 - 1580
  • [22] A VLSI architecture for discrete wavelet transform
    Chen, XY
    Zhou, T
    Zhang, QL
    Li, W
    Min, H
    [J]. INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, PROCEEDINGS - VOL II, 1996, : 1003 - 1006
  • [23] VLSI architecture for discrete wavelet transform
    Zhou, Ting
    Chen, Xuyun
    Zhang, Qianling
    Min, Hao
    [J]. Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 1997, 18 (03): : 180 - 183
  • [24] VLSI ARCHITECTURE FOR THE DISCRETE WAVELET TRANSFORM
    KNOWLES, G
    [J]. ELECTRONICS LETTERS, 1990, 26 (15) : 1184 - 1185
  • [25] A Reconfigurable Architecture for 1-D and 2-D Discrete Wavelet Transform
    Sun, Qing
    Jiang, Jiang
    Zhu, Yongxin
    Fu, Yuzhuo
    [J]. 2013 IEEE 21ST ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2013, : 81 - 84
  • [26] An efficient VLSI architecture for lifting based 1D/2D discrete wavelet transform
    Basiri, Mohamed Asan M.
    Mahammad, Noor Sk
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2016, 47 : 404 - 418
  • [27] An Efficient VLSI Architecture for Lifting-Based Discrete Wavelet Transform
    Zhang, Wei
    Jiang, Zhe
    Gao, Zhiyu
    Liu, Yanyan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (03) : 158 - 162
  • [28] An efficient VLSI architecture for lifting-based discrete wavelet transform
    Chao, Wang
    Wu Zhilin
    Peng, Cao
    Jie, Li
    [J]. 2007 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-5, 2007, : 1575 - 1578
  • [29] An efficient VLSI architecture for two-dimensional discrete wavelet transform
    Pinto, Rohan
    Shama, Kumara
    [J]. International Journal of High Performance Systems Architecture, 2018, 8 (03): : 179 - 191
  • [30] Design and implementation of a highly efficient VLSI architecture for discrete wavelet transform
    Yu, C
    Hsieh, CA
    Chen, SJ
    [J]. PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 237 - 240