An efficient VLSI architecture for two-dimensional discrete wavelet transform

被引:0
|
作者
Pinto R. [1 ]
Shama K. [1 ]
机构
[1] Department of Electronics and Communication, MIT, Manipal Academy of Higher Education, Manipal, Karnataka
关键词
Discrete wavelet transform; DWT; Lifting scheme; Pipeline; VLSI architecture;
D O I
10.1504/IJHPSA.2019.100720
中图分类号
学科分类号
摘要
In this paper, a memory efficient 2-D discrete wavelet transform (DWT) structure is presented for high-speed application. The architecture is based on the modified lifting scheme to reduce the critical path to one multiplier delay. In order to increase the speed of processing, four pipeline stages are introduced in the structure. The computation time for an N × N image is N2/4, as the throughput rate of the structure is four. The results after comparison reveal that the proposed architecture has a temporal memory lower than the other DWT architectures. The Z-scan method is employed to fetch the input data which suits the transpose unit design. Five registers and a multiplexer constitute a transpose unit, which is required to transpose the data between the row and the column processor. The proposed 2-D dual-scan DWT architecture has the merits of low latency, low control complexity and regular signal flow, making it suitable for a very large-scale integration (VLSI) implementation. The architecture is modelled in VHDL and synthesised with the CMOS 180 nm technology. Copyright © 2019 Inderscience Enterprises Ltd.
引用
收藏
页码:179 / 191
页数:12
相关论文
共 50 条
  • [1] An efficient architecture for two-dimensional discrete wavelet transform
    Wu, PC
    Chen, LG
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2001, 11 (04) : 536 - 545
  • [2] Efficient architecture for two-dimensional discrete wavelet transform
    Wu, Po-Cheng
    Chen, Liang-Gee
    [J]. International Symposium on VLSI Technology, Systems, and Applications, Proceedings, 1999, : 112 - 115
  • [3] A nonseparable VLSI architecture for two-dimensional discrete periodized wavelet transform
    Hung, KC
    Hung, YS
    Huang, YJ
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (05) : 565 - 576
  • [4] An efficient architecture for two-dimensional inverse discrete wavelet transform
    Wu, PC
    Huang, CT
    Chen, LG
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGS, 2002, : 312 - 315
  • [5] Implementation of Efficient Architecture of Two-Dimensional Discrete Wavelet Transform
    Song, Jinook
    Park, In-Cheol
    [J]. ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 701 - 702
  • [6] An Efficient VLSI Architecture for Discrete Wavelet Transform
    Hsia, Chih-Hsien
    Yang, Jia-Hao
    Wang, Weihua
    [J]. 2015 ASIA-PACIFIC SIGNAL AND INFORMATION PROCESSING ASSOCIATION ANNUAL SUMMIT AND CONFERENCE (APSIPA), 2015, : 684 - 687
  • [7] A fast VLSI architecture for two-dimensional discrete wavelet transform based on lifting scheme
    Xiong, CY
    Tian, JW
    Liu, H
    [J]. 2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1661 - 1664
  • [8] Efficient architecture for two-dimensional discrete wavelet transform based on lifting scheme
    Cao, Peng
    Guo, Xin
    Wang, Chao
    Li, Jie
    [J]. ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 225 - 228
  • [9] Pipelined Lifting-based VLSI Architecture for Two-dimensional Inverse Discrete Wavelet Transform
    Koko, Ibrahim Saeed
    Agustiawan, Herman
    [J]. ICCEE 2008: PROCEEDINGS OF THE 2008 INTERNATIONAL CONFERENCE ON COMPUTER AND ELECTRICAL ENGINEERING, 2008, : 692 - 700
  • [10] Semi-recursive VLSI architecture for two dimensional discrete wavelet transform
    Paek, SK
    Jeon, HK
    Kim, LS
    [J]. ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : D469 - D472