An efficient VLSI architecture for two-dimensional discrete wavelet transform

被引:0
|
作者
Pinto R. [1 ]
Shama K. [1 ]
机构
[1] Department of Electronics and Communication, MIT, Manipal Academy of Higher Education, Manipal, Karnataka
关键词
Discrete wavelet transform; DWT; Lifting scheme; Pipeline; VLSI architecture;
D O I
10.1504/IJHPSA.2019.100720
中图分类号
学科分类号
摘要
In this paper, a memory efficient 2-D discrete wavelet transform (DWT) structure is presented for high-speed application. The architecture is based on the modified lifting scheme to reduce the critical path to one multiplier delay. In order to increase the speed of processing, four pipeline stages are introduced in the structure. The computation time for an N × N image is N2/4, as the throughput rate of the structure is four. The results after comparison reveal that the proposed architecture has a temporal memory lower than the other DWT architectures. The Z-scan method is employed to fetch the input data which suits the transpose unit design. Five registers and a multiplexer constitute a transpose unit, which is required to transpose the data between the row and the column processor. The proposed 2-D dual-scan DWT architecture has the merits of low latency, low control complexity and regular signal flow, making it suitable for a very large-scale integration (VLSI) implementation. The architecture is modelled in VHDL and synthesised with the CMOS 180 nm technology. Copyright © 2019 Inderscience Enterprises Ltd.
引用
收藏
页码:179 / 191
页数:12
相关论文
共 50 条
  • [21] An Efficient VLSI Architecture for the Computation of 1-D Discrete Wavelet Transform
    A.B. Premkumar
    A.S. Madhukumar
    Journal of VLSI signal processing systems for signal, image and video technology, 2002, 31 : 231 - 241
  • [22] Efficient architectures for two-dimensional discrete wavelet transform using lifting scheme
    Xiong, Chengyi
    Tian, Jinwen
    Liu, Jian
    IEEE TRANSACTIONS ON IMAGE PROCESSING, 2007, 16 (03) : 607 - 614
  • [23] An efficient VLSI architecture for the computation of 1-D discrete wavelet transform
    Premkumar, AB
    Madhukumar, AS
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2002, 31 (03): : 231 - 241
  • [24] Efficient VLSI architecture for lifting-based discrete wavelet packet transform
    Wang, Chao
    Gan, Woon Seng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (05) : 422 - 426
  • [25] A novel efficient VLSI architecture of 2-D discrete wavelet transform
    Hsieh, Chin-Fa
    Tsai, Tsung-Han
    Lai, Chih-Hung
    Shan, Tai-An
    2008 FOURTH INTERNATIONAL CONFERENCE ON INTELLIGENT INFORMATION HIDING AND MULTIMEDIA SIGNAL PROCESSING, PROCEEDINGS, 2008, : 647 - 650
  • [26] An efficient VLSI architecture for the computation of 1-D Discrete Wavelet Transform
    Premkumar, AB
    Madhukumar, AS
    ICICS - PROCEEDINGS OF 1997 INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATIONS AND SIGNAL PROCESSING, VOLS 1-3: THEME: TRENDS IN INFORMATION SYSTEMS ENGINEERING AND WIRELESS MULTIMEDIA COMMUNICATIONS, 1997, : 1180 - 1184
  • [27] An efficient VLSI architecture of 1-D lifting discrete wavelet transform
    Chen, PY
    Chen, SC
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (11): : 2009 - 2014
  • [28] An efficient architecture for lifting-based two-dimensional discrete wavelet transforms
    Barua, S
    Carletta, JE
    Kotteri, KA
    Bell, AE
    INTEGRATION-THE VLSI JOURNAL, 2005, 38 (03) : 341 - 352
  • [29] A novel VLSI architecture for multidimensional discrete wavelet transform
    Chen, XJ
    Dai, QH
    2003 INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOL I, PROCEEDINGS, 2003, : 697 - 700
  • [30] A novel VLSI architecture for multidimensional discrete wavelet transform
    Dai, QH
    Chen, XJ
    Lin, C
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2004, 14 (08) : 1105 - 1110