An efficient VLSI architecture for two-dimensional discrete wavelet transform

被引:0
|
作者
Pinto R. [1 ]
Shama K. [1 ]
机构
[1] Department of Electronics and Communication, MIT, Manipal Academy of Higher Education, Manipal, Karnataka
关键词
Discrete wavelet transform; DWT; Lifting scheme; Pipeline; VLSI architecture;
D O I
10.1504/IJHPSA.2019.100720
中图分类号
学科分类号
摘要
In this paper, a memory efficient 2-D discrete wavelet transform (DWT) structure is presented for high-speed application. The architecture is based on the modified lifting scheme to reduce the critical path to one multiplier delay. In order to increase the speed of processing, four pipeline stages are introduced in the structure. The computation time for an N × N image is N2/4, as the throughput rate of the structure is four. The results after comparison reveal that the proposed architecture has a temporal memory lower than the other DWT architectures. The Z-scan method is employed to fetch the input data which suits the transpose unit design. Five registers and a multiplexer constitute a transpose unit, which is required to transpose the data between the row and the column processor. The proposed 2-D dual-scan DWT architecture has the merits of low latency, low control complexity and regular signal flow, making it suitable for a very large-scale integration (VLSI) implementation. The architecture is modelled in VHDL and synthesised with the CMOS 180 nm technology. Copyright © 2019 Inderscience Enterprises Ltd.
引用
下载
收藏
页码:179 / 191
页数:12
相关论文
共 50 条
  • [31] An Efficient VLSI Architecture for Discrete Hadamard Transform
    Basiri, Mohamed Asan M.
    Mahammad, Noor S. K.
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 140 - 145
  • [32] Parallel Pipelined VLSI Architectures for Lifting-based Two-dimensional Forward Discrete Wavelet Transform
    Koko, Ibrahim Saeed
    Agustiawan, Herman
    PROCEEDINGS OF THE 2009 INTERNATIONAL CONFERENCE ON SIGNAL ACQUISITION AND PROCESSING, 2009, : 18 - 25
  • [33] Lifting-based VLSI architectures for two-dimensional discrete wavelet transform for effective image compression
    Saeed, Ibrahim
    Agustiawan, Herman
    IMECS 2008: INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, VOLS I AND II, 2008, : 339 - 347
  • [34] Area-delay-power-efficient architecture for folded two-dimensional discrete wavelet transform by multiple lifting computation
    Mohanty, Basant Kumar
    Meher, Pramod K.
    IET IMAGE PROCESSING, 2014, 8 (06) : 345 - 353
  • [35] Area-Efficient Line-based Two-dimensional Discrete Wavelet Transform Architecture without Data Buffer
    Cao, Peng
    Wang, Chao
    Yang, Jun
    Shi, Longxing
    ICME: 2009 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-3, 2009, : 1094 - 1097
  • [36] Realization of an efficient VLSI architecture for discrete wavelet transform in real time image compression
    Hashad, AI
    Shehata, KA
    Gasser, SM
    ICEEC'04: 2004 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONIC AND COMPUTER ENGINEERING, PROCEEDINGS, 2004, : 673 - 676
  • [37] Flipping structure: An efficient VLSI architecture for lifting-based discrete wavelet transform
    Huang, CT
    Tseng, PC
    Chen, LG
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2004, 52 (04) : 1080 - 1089
  • [38] Flipping structure: An efficient VLSI architecture for lifting-based discrete wavelet transform
    Huang, CT
    Tseng, PC
    Chen, LG
    APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2002, : 383 - 388
  • [39] Memory-Efficient and High-Speed VLSI Implementation of Two-Dimensional Discrete Wavelet Transform Using Decomposed Lifting Scheme
    Peng Cao
    Chao Wang
    Long X. Shi
    Journal of Signal Processing Systems, 2010, 61 : 219 - 230
  • [40] Memory-Efficient and High-Speed VLSI Implementation of Two-Dimensional Discrete Wavelet Transform Using Decomposed Lifting Scheme
    Cao, Peng
    Wang, Chao
    Shi, Long X.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 61 (02): : 219 - 230