An 8-bit 120-MS/s Interleaved CMOS Pipeline ADC Based on MOS Parametric Amplification

被引:12
|
作者
Oliveira, J. [1 ,2 ]
Goes, J. [2 ,3 ]
Figueiredo, M. [1 ,2 ]
Santin, E. [1 ,2 ]
Fernandes, J. [4 ]
Ferreira, J. [1 ,2 ]
机构
[1] Univ Nova Lisboa, Ctr Technol & Syst, Inst Dev New Technol CTS UNINOVA, P-2825114 Monte De Caparica, Portugal
[2] Univ Nova Lisboa, Dept Elect Engn, Fac Sci & Technol, P-2825114 Monte De Caparica, Portugal
[3] Silicon & Software Syst, P-2829516 Caparica, Portugal
[4] INESC ID, R&D IC Unit, P-1000029 Lisbon, Portugal
关键词
Analog-to-digital converter (ADC); MOS parametric amplification; pipeline; time-interleaved; RESIDUE AMPLIFICATION;
D O I
10.1109/TCSII.2009.2038632
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents an 8-bit 120-MS/s time-interleaved pipeline analog-to-digital converter (ADC) fully based on MOS discrete-time parametric amplification. The ADC, fabricated in a 130-nm CMOS logic process, features an active area below 0.12 mm(2), where only MOS devices are used. Measurement results for a 20-MHz input signal shows that the ADC achieves 39.7 dB of signal-to-noise ratio, 49.3 dB of spurious-free dynamic range, -47.5 dB of total harmonic distortion, 39.1 dB of signal-to-noise-plus-distortion ratio, and 6.2 bits of peak effective number of bits while consuming less than 14 mW from a 1.2-V supply.
引用
收藏
页码:105 / 109
页数:5
相关论文
共 50 条
  • [31] An 8-bit 200 ms/s CMOS folding/interpolating ADC with a reduced number of preamplifiers using an averaging technique
    Heo, SC
    Jang, YC
    Park, SH
    Park, HJ
    15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 80 - 83
  • [32] A 2 GS/s 8-bit folding and interpolating ADC in 90 nm CMOS
    He Wenwei
    Meng Qiao
    Zhang Yi
    Tang Kai
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (08)
  • [33] A 2 GS/s 8-bit folding and interpolating ADC in 90 nm CMOS
    贺文伟
    孟桥
    张翼
    唐凯
    Journal of Semiconductors, 2014, 35 (08) : 144 - 148
  • [34] A 8-bit 2Gs/s flash ADC in 0.18μm CMOS
    Li, Qizhang
    Li, Zheying
    2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 693 - 698
  • [35] A 2 GS/s 8-bit folding and interpolating ADC in 90 nm CMOS
    贺文伟
    孟桥
    张翼
    唐凯
    Journal of Semiconductors, 2014, (08) : 144 - 148
  • [36] An 8-Bit 0.333-2 GS/s Configurable Time-Interleaved SAR ADC in 65-nm CMOS
    Li, Dengquan
    Zhang, Liang
    Zhu, Zhangming
    Yang, Yintang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (06)
  • [37] An 8-bit 40 MS/s Pipeline A/D Converter for WCDMA Testbed
    Lauri Sumanen
    Mikko Waltari
    Kari Halonen
    Analog Integrated Circuits and Signal Processing, 2000, 22 : 41 - 49
  • [38] An 8-bit 40 MS/s pipeline A/D converter for WCDMA testbed
    Sumanen, L
    Waltari, M
    Halonen, K
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2000, 22 (01) : 41 - 49
  • [39] An 8-bit 3.2GS/s CMOS Time-Interleaved SAR ADC with Non-Buffered Input Demultiplexing
    Reyes, Benjamin T.
    Biolato, Laura
    Galetto, Agustin C.
    Passetti, Leandro
    Solis, Fredy
    Hueda, Mario R.
    2018 IEEE 9TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2018, : 51 - 54
  • [40] A 8-bit 200 MS/s interpolating/Averaging CMOS A/D converter
    Vandenbussche, J
    Uyttenhove, K
    Lauwers, E
    Steyaert, M
    Gielen, G
    PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, : 445 - 448