An 8-bit 40 MS/s pipeline A/D converter for WCDMA testbed

被引:2
|
作者
Sumanen, L [1 ]
Waltari, M [1 ]
Halonen, K [1 ]
机构
[1] Aalto Univ, Elect Circuit Design Lab, FIN-02015 Helsinki, Finland
关键词
A/D converter; pipeline; high-speed; WCDMA; CMOS;
D O I
10.1023/A:1008320026490
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes an 8-bit 40 MS/s pipeline A/D converter suitable for WCDMA receiver applications. Small power consumption is achieved by using 1.5 bit/stage pipeline architecture and by scaling the capacitor values along the converter. Digital correction allows also to use very low power dynamic comparators. The multiplying D/A converters (MDACs) utilize a modified folded cascode amplifier. The circuit is designed and fabricated in a 0.5 mu m CMOS technology. The measured DNL is 0.85 LSB and INL 1.91 LSB. The converter achieves over 48 dBc SFDR and more than 41 dBc SNDR dissipating 61 mW from a 2.7 V supply.
引用
收藏
页码:41 / 49
页数:9
相关论文
共 50 条
  • [1] An 8-bit 40 MS/s Pipeline A/D Converter for WCDMA Testbed
    Lauri Sumanen
    Mikko Waltari
    Kari Halonen
    Analog Integrated Circuits and Signal Processing, 2000, 22 : 41 - 49
  • [2] A 8-bit 200 MS/s interpolating/Averaging CMOS A/D converter
    Vandenbussche, J
    Uyttenhove, K
    Lauwers, E
    Steyaert, M
    Gielen, G
    PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, : 445 - 448
  • [3] Systematic design of a 200 MS/s 8-bit interpolating A/D converter
    Vandenbussche, J
    Lauwers, E
    Uyttenhove, K
    Gielen, G
    Steyaert, M
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 357 - 361
  • [4] A 25-MS/S 8-BIT CMOS A/D CONVERTER FOR EMBEDDED APPLICATION
    PELGROM, MJM
    VONRENS, ACJ
    VERTREGT, M
    DIJKSTRA, MB
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (08) : 879 - 886
  • [5] A 165 MS/s 8-bit CMOS A/D converter with background offset cancellation
    Feygin, G
    Nagaraj, K
    Chattopadhyay, R
    Herrera, R
    Papantonopoulos, I
    Martin, D
    Wu, P
    Pavan, S
    PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 153 - 156
  • [6] Systematic design of a 200 MS/s 8-bit interpolating/averaging A/D converter
    Vandenbussche, J
    Uyttenhove, K
    Lauwers, E
    Steyaert, M
    Gielen, G
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 449 - 454
  • [7] 8-BIT OPTICAL D/A CONVERTER
    LEWIS, MF
    WEST, CL
    ELECTRONICS LETTERS, 1989, 25 (03) : 200 - 202
  • [8] AN 8-BIT FLASH A/D CONVERTER
    ZAZZU, V
    ELECTRONIC ENGINEERING, 1982, 54 (672): : 51 - &
  • [9] 8-BIT SUPERCONDUCTING A/D CONVERTER
    HAMILTON, CA
    LLOYD, FL
    IEEE TRANSACTIONS ON MAGNETICS, 1983, 19 (03) : 1259 - 1261
  • [10] A MONOLITHIC 8-BIT VIDEO A/D CONVERTER
    VANDEGRIFT, REJ
    VANDEPLASSCHE, RJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (03) : 374 - 378