An 8-bit 40 MS/s pipeline A/D converter for WCDMA testbed

被引:2
|
作者
Sumanen, L [1 ]
Waltari, M [1 ]
Halonen, K [1 ]
机构
[1] Aalto Univ, Elect Circuit Design Lab, FIN-02015 Helsinki, Finland
关键词
A/D converter; pipeline; high-speed; WCDMA; CMOS;
D O I
10.1023/A:1008320026490
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes an 8-bit 40 MS/s pipeline A/D converter suitable for WCDMA receiver applications. Small power consumption is achieved by using 1.5 bit/stage pipeline architecture and by scaling the capacitor values along the converter. Digital correction allows also to use very low power dynamic comparators. The multiplying D/A converters (MDACs) utilize a modified folded cascode amplifier. The circuit is designed and fabricated in a 0.5 mu m CMOS technology. The measured DNL is 0.85 LSB and INL 1.91 LSB. The converter achieves over 48 dBc SFDR and more than 41 dBc SNDR dissipating 61 mW from a 2.7 V supply.
引用
收藏
页码:41 / 49
页数:9
相关论文
共 50 条
  • [41] ULTRA-HIGH-SPEED 8-BIT A/D CONVERTER.
    Matsuzawa, Akira
    Inoue, Michihiro
    Kanda, Akihiro
    Sadamatsu, Hideaki
    National technical report, 1986, 32 (01): : 99 - 105
  • [42] 8-BIT DIGITAL-ANALOG CONVERTER
    MARTSENYUK, VP
    MOROZOV, NA
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1979, 22 (02) : 423 - 424
  • [43] MDAC Design for an 8-bit 40 MS/s Pipelined ADC in a 0.18μm CMOS Process
    Dendouga, Abdelghani
    Oussalah, Slimane
    Lakhdar, Nacereddine
    Lakehal, Brahim
    2018 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRICAL ENGINEERING (ICCEE), 2018, : 160 - 162
  • [44] An 8-bit 300MS/s switched-current pipeline ADC in 0.18 μm CMOS
    Sedighi, Behnam
    Bakhtiar, Mehrdad Sharif
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1481 - 1484
  • [45] An 8-bit 120-MS/s Interleaved CMOS Pipeline ADC Based on MOS Parametric Amplification
    Oliveira, J.
    Goes, J.
    Figueiredo, M.
    Santin, E.
    Fernandes, J.
    Ferreira, J.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (02) : 105 - 109
  • [46] 8-bit 5-MS/s Analog-to-Digital Converter for Pixel-Level Integration
    Hansen, Karsten
    Reckleben, Christian
    Kalavakuru, Pradeep
    Szymanski, Janusz
    Diehl, Inge
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2013, 60 (05) : 3843 - 3851
  • [47] A 12-bit 65 MS/s pipeline A/D converter in 0.18 μm SiGeBiCMOS
    Devarajan, Siddharth
    Gutmann, Ronald J.
    Rose, Kenneth
    PROCEEDINGS OF THE 2007 IEEE BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING (BCTM), 2007, : 50 - 53
  • [48] A 10-bit 200-MS/s CMOS parallel pipeline A/D converter
    Sumanen, L
    Waltari, M
    Halonen, KAI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (07) : 1048 - 1055
  • [49] A Novel Low Power 8-bit Pipeline ADC
    Tang, Jie
    Hu, Rongbin
    Li, Ruzhang
    ELECTRONIC INFORMATION AND ELECTRICAL ENGINEERING, 2012, 19 : 356 - 359
  • [50] An 8-bit 200 Ms/s 500 mW BiCMOS ADC
    Nishida, Y
    Sone, K
    Amano, K
    Matsuba, S
    Yukawa, A
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1997, E80A (02) : 328 - 333