An 8-bit 120-MS/s Interleaved CMOS Pipeline ADC Based on MOS Parametric Amplification

被引:12
|
作者
Oliveira, J. [1 ,2 ]
Goes, J. [2 ,3 ]
Figueiredo, M. [1 ,2 ]
Santin, E. [1 ,2 ]
Fernandes, J. [4 ]
Ferreira, J. [1 ,2 ]
机构
[1] Univ Nova Lisboa, Ctr Technol & Syst, Inst Dev New Technol CTS UNINOVA, P-2825114 Monte De Caparica, Portugal
[2] Univ Nova Lisboa, Dept Elect Engn, Fac Sci & Technol, P-2825114 Monte De Caparica, Portugal
[3] Silicon & Software Syst, P-2829516 Caparica, Portugal
[4] INESC ID, R&D IC Unit, P-1000029 Lisbon, Portugal
关键词
Analog-to-digital converter (ADC); MOS parametric amplification; pipeline; time-interleaved; RESIDUE AMPLIFICATION;
D O I
10.1109/TCSII.2009.2038632
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents an 8-bit 120-MS/s time-interleaved pipeline analog-to-digital converter (ADC) fully based on MOS discrete-time parametric amplification. The ADC, fabricated in a 130-nm CMOS logic process, features an active area below 0.12 mm(2), where only MOS devices are used. Measurement results for a 20-MHz input signal shows that the ADC achieves 39.7 dB of signal-to-noise ratio, 49.3 dB of spurious-free dynamic range, -47.5 dB of total harmonic distortion, 39.1 dB of signal-to-noise-plus-distortion ratio, and 6.2 bits of peak effective number of bits while consuming less than 14 mW from a 1.2-V supply.
引用
收藏
页码:105 / 109
页数:5
相关论文
共 50 条
  • [1] An 8-bit 1Gsps CMOS pipeline ADC
    Kim, YJ
    Koo, JH
    Yun, WJ
    Lim, SI
    Kim, S
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 424 - 425
  • [2] An 8-bit 300MS/s switched-current pipeline ADC in 0.18 μm CMOS
    Sedighi, Behnam
    Bakhtiar, Mehrdad Sharif
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1481 - 1484
  • [3] An 8-bit 208 MS/s SAR ADC in 65 nm CMOS
    Zhu, Zhangming
    Wang, Qiyu
    Xiao, Yu
    Song, Xiaoli
    Yang, Yintang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 76 (01) : 129 - 137
  • [4] An 8-bit 208 MS/s SAR ADC in 65 nm CMOS
    Zhangming Zhu
    Qiyu Wang
    Yu Xiao
    Xiaoli Song
    Yintang Yang
    Analog Integrated Circuits and Signal Processing, 2013, 76 : 129 - 137
  • [5] An 8-Bit 4-GS/s 120-mW CMOS ADC
    Wei, Hegong
    Zhang, Peng
    Sahoo, Bibhu Datta
    Razavi, Behzad
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,
  • [6] AN 8-BIT, 100 MS/S FLASH ADC
    YOSHII, Y
    ASANO, K
    NAKAMURA, M
    YAMADA, C
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (06) : 842 - 846
  • [7] A novel 8-bit 20-MS/s folded residue amplification based pipelined ADC
    Masoud Pashaeefar
    Shahin J. Ashtiani
    Analog Integrated Circuits and Signal Processing, 2014, 79 : 177 - 182
  • [8] A novel 8-bit 20-MS/s folded residue amplification based pipelined ADC
    Pashaeefar, Masoud
    Ashtiani, Shahin J.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 79 (01) : 177 - 182
  • [9] A 160MSPS 8-bit pipeline based ADC
    Halder, S
    Ghosh, A
    Prasad, RS
    Chatterjeee, A
    Banerjee, S
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 313 - 318
  • [10] An 8-bit 125Ms/s CMOS folding ADC for Gigabit Ethernet LSI
    Yoon, K
    Lee, J
    Jeong, DK
    Kim, W
    2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 212 - 213