An 8-bit 120-MS/s Interleaved CMOS Pipeline ADC Based on MOS Parametric Amplification

被引:12
|
作者
Oliveira, J. [1 ,2 ]
Goes, J. [2 ,3 ]
Figueiredo, M. [1 ,2 ]
Santin, E. [1 ,2 ]
Fernandes, J. [4 ]
Ferreira, J. [1 ,2 ]
机构
[1] Univ Nova Lisboa, Ctr Technol & Syst, Inst Dev New Technol CTS UNINOVA, P-2825114 Monte De Caparica, Portugal
[2] Univ Nova Lisboa, Dept Elect Engn, Fac Sci & Technol, P-2825114 Monte De Caparica, Portugal
[3] Silicon & Software Syst, P-2829516 Caparica, Portugal
[4] INESC ID, R&D IC Unit, P-1000029 Lisbon, Portugal
关键词
Analog-to-digital converter (ADC); MOS parametric amplification; pipeline; time-interleaved; RESIDUE AMPLIFICATION;
D O I
10.1109/TCSII.2009.2038632
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents an 8-bit 120-MS/s time-interleaved pipeline analog-to-digital converter (ADC) fully based on MOS discrete-time parametric amplification. The ADC, fabricated in a 130-nm CMOS logic process, features an active area below 0.12 mm(2), where only MOS devices are used. Measurement results for a 20-MHz input signal shows that the ADC achieves 39.7 dB of signal-to-noise ratio, 49.3 dB of spurious-free dynamic range, -47.5 dB of total harmonic distortion, 39.1 dB of signal-to-noise-plus-distortion ratio, and 6.2 bits of peak effective number of bits while consuming less than 14 mW from a 1.2-V supply.
引用
收藏
页码:105 / 109
页数:5
相关论文
共 50 条
  • [41] An 8-bit 900MS/s Two-Step SAR ADC
    Huang, Po-Chao
    Hu, Yao-Sheng
    Tai, Hung-Yen
    Chen, Hsin-Shu
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2898 - 2898
  • [42] An 8-bit 19 MS/s low-power 0.35 μm CMOS pipelined ADC for DVB-H
    Palomo, B.
    Munoz, F.
    Carvajal, R. G.
    Garcia, J. R.
    Marquez, F.
    INTEGRATION-THE VLSI JOURNAL, 2012, 45 (02) : 222 - 227
  • [43] A 2-GS/s 8-Bit ADC Featuring Virtual-Ground Sampling Interleaved Architecture in 28-nm CMOS
    Wang, X. Shawn
    Jin, Xin
    Du, Jieqiong
    Li, Yilei
    Du, Yuan
    Wong, Chien-Heng
    Kuan, Yen-Cheng
    Chan, Chi-Hang
    Chang, Mau-Chung Frank
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (11) : 1534 - 1538
  • [44] A 56-GS/s 8-bit Time-Interleaved ADC With ENOB and BW Enhancement Techniques in 28-nm CMOS
    Sun, Kexu
    Wang, Guanhua
    Zhang, Qing
    Elahmadi, Salam
    Gui, Ping
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (03) : 821 - 833
  • [45] A 4GS/s 8-bit time-interleaved SAR ADC with an energy-efficient architecture in 130 nm CMOS
    Solis, Fredy
    Fernandez Bocco, Alvaro
    Galetto, Agustin C.
    Passetti, Leandro
    Hueda, Mario R.
    Reyes, Benjamin T.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (10) : 3171 - 3185
  • [46] 8-bit 5-MS/s per-pixel ADC in an 8-by-8 Matrix
    Reckleben, C.
    Hansen, K.
    Kalavakuru, P.
    Diehl, I.
    2011 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2011, : 668 - 672
  • [47] A 56 GS/s 8 Bit Time-Interleaved ADC in 28 nm CMOS
    Luan, Jian
    Zheng, Xuqiang
    Wu, Danyu
    Zhang, Yuzhen
    Wu, Linzhen
    Zhou, Lei
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2022, 11 (05)
  • [48] 14 bit 50 MS/s 0.18 μm CMOS pipeline ADC based on digital error calibration
    Lee, K. -H.
    Kim, Y. -J.
    Kim, K. -S.
    Lee, S. -H.
    ELECTRONICS LETTERS, 2009, 45 (21) : 1067 - 1068
  • [49] A 25-MS/S 8-BIT CMOS A/D CONVERTER FOR EMBEDDED APPLICATION
    PELGROM, MJM
    VONRENS, ACJ
    VERTREGT, M
    DIJKSTRA, MB
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (08) : 879 - 886
  • [50] A 165 MS/s 8-bit CMOS A/D converter with background offset cancellation
    Feygin, G
    Nagaraj, K
    Chattopadhyay, R
    Herrera, R
    Papantonopoulos, I
    Martin, D
    Wu, P
    Pavan, S
    PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 153 - 156