Physics-based drain current modeling of gate-all-around junctionless nanowire twin-gate transistor (JN-TGT) for digital applications

被引:11
|
作者
Pratap, Yogesh [1 ]
Gautam, Rajni [1 ]
Haldar, Subhasis [2 ]
Gupta, R. S. [3 ]
Gupta, Mridula [1 ]
机构
[1] Univ Delhi, Dept Elect Sci, Semicond Device Res Lab, South Campus, New Delhi 110021, India
[2] Univ Delhi, Motilal Nehru Coll, New Delhi 110021, India
[3] Maharaja Agrasen Inst Technol, Dept Elect & Commun Engn, New Delhi 110086, India
关键词
Dual threshold voltage; Junctionless nanowire twin gate transistor (JNTGT); Metal oxide semiconductor (MOS); Gate-all-around (GAA); THRESHOLD VOLTAGE; PERFORMANCE; MOSFET; DEVICE;
D O I
10.1007/s10825-016-0798-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Vertically stacked dielectric separated independently controlled gates can be used to realize dual-threshold voltage on a single silicon channel MOS device. This approach significantly reduces the effective layout area and is similar to merging two transistors in series. This multiple independent gate device enables the design of new class of compact logic gates with low power and reduced area. In this paper, we present the junctionless concept based twin gate transistor for digital applications. To analyse the appropriate behaviour of device, this paper presents the modeling, simulation and digital overview of novel gate-all-around junctionless nanowire twin-gate transistor for advanced ultra large scale integration technology. This low power single MOS device gives the full functionality of "AND" gate and can be extended to full functionality of 2-input digital "NAND" gate. To predict accurate behaviour, a physics based analytical drain current model has been developed which also includes the impact of gate depleted source/drain regions. The developed model is verified using ATLAS 3D device simulator. This single channel device can function as "NAND" gate even at low operating voltage.
引用
收藏
页码:492 / 501
页数:10
相关论文
共 50 条
  • [41] Device design guideline for junctionless gate-all-around nanowire negative-capacitance FET with HfO2-based ferroelectric gate stack
    Choi, Yejoo
    Hong, Yuri
    Shin, Changhwan
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (01)
  • [42] Analytical modeling on the drain current characteristics of gate-all-around TFET with the incorporation of short-channel effects
    Xu, Wanjie
    Wong, Hei
    Iwai, Hiroshi
    Liu, Jun
    Qin, Pei
    [J]. SOLID-STATE ELECTRONICS, 2017, 138 : 24 - 29
  • [43] Performance Investigation of SRAM Cells Based on Gate-all-around (GAA) Si Nanowire Transistor for Ultra-low Voltage Applications
    Ou, Jiaojiao
    Huang, Ru
    Liu, Yuchao
    Wang, Runsheng
    Wang, Yangyuan
    [J]. 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 823 - 825
  • [44] Superior subthreshold characteristics of gate-all-around p-type junctionless poly-Si nanowire transistor with ideal subthreshold slope
    Ahn, Min-Ju
    Saraya, Takuya
    Kobayashi, Masaharu
    Sawamoto, Naomi
    Ogura, Atsushi
    Hiramoto, Toshiro
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2020, 59 (07)
  • [45] Approximate Analysis of Cylindrical Ferroelectric Capacitor and Derivation of Drain Current Characteristics in Ferroelectric Gate-All-Around Carbon Nanotube Transistor
    Ibata, Masakazu
    Ishiwara, Hiroshi
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2011, 50 (05)
  • [46] Design Optimization and Analysis of InGaAs-Based Gate-All-Around (GAA) Junctionless Field-Effect Transistor (JLFET)
    Seo, Jae Hwa
    Yoon, Young Jun
    Lee, Jung-Hee
    Kang, In Man
    [J]. JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2017, 17 (11) : 8350 - 8354
  • [47] Transcapacitances Modeling in ultra-thin gate-all-around junctionless nanowire FETs, including 2D quantum confinement
    Alshebly, Wisam
    Shalchian, Majid
    Shafizade, Danial
    Chalechale, Amirali
    Jazaeri, Farzan
    [J]. SOLID-STATE ELECTRONICS, 2023, 200
  • [48] Lead Zirconium Titanate (PZT)-Based Gate-All-Around Negative-Capacitance Junctionless Nanowire FET for Distortionless Low-Power Applications
    Sarabdeep Singh
    Shradhya Singh
    Naveen Kumar
    Navaneet Kumar Singh
    Ravi Ranjan
    Sunny Anand
    [J]. Journal of Electronic Materials, 2022, 51 : 196 - 206
  • [49] Performance evaluation of dielectric modulation and metalloid T-shaped source/drain on gate-all-around junctionless transistor for improved analog/RF application
    Pratap, Yogesh
    Kumar, Sachin
    Gupta, R. S.
    Gupta, Mridula
    [J]. JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2021, 32 (08) : 10943 - 10950
  • [50] Lead Zirconium Titanate (PZT)-Based Gate-All-Around Negative-Capacitance Junctionless Nanowire FET for Distortionless Low-Power Applications
    Singh, Sarabdeep
    Singh, Shradhya
    Kumar, Naveen
    Singh, Navaneet Kumar
    Ranjan, Ravi
    Anand, Sunny
    [J]. JOURNAL OF ELECTRONIC MATERIALS, 2022, 51 (01) : 196 - 206