Performance Investigation of SRAM Cells Based on Gate-all-around (GAA) Si Nanowire Transistor for Ultra-low Voltage Applications

被引:0
|
作者
Ou, Jiaojiao [1 ]
Huang, Ru [1 ]
Liu, Yuchao [1 ]
Wang, Runsheng [1 ]
Wang, Yangyuan [1 ]
机构
[1] Peking Univ, Inst Microelect, Beijing 100871, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the performance metrics (i.e., read and write margins, operation speed, power consumption) of 6T SRAM cell based on gate-all-around (GAA) Si nanowire transistor (SNWT) at 16nm technology node are investigated, as well as the impacts of device variations on GAA SNWT SRAM cells. The results indicate that GAA SNWT SRAM cells have larger read static noise margin, less power-delay product and better tolerance to process variations than planar bulk SRAM cells. And through cell ratio optimization, the GAA SNWT SRAM cells can satisfy the six-sigma (6 sigma) yield at V-DD=0.3V.
引用
收藏
页码:823 / 825
页数:3
相关论文
共 50 条
  • [1] ESD Characterization of Gate-All-Around (GAA) Si Nanowire Devices
    Chen, S. -H.
    Linten, D.
    Hellings, G.
    Veloso, A.
    Scholz, M.
    Boschke, R.
    Groeseneken, G.
    Collaert, N.
    Thean, A.
    [J]. 2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [2] Investigation of process variation in vertically stacked gate-all-around nanowire transistor and SRAM circuit
    Sun, Yabin
    Li, Xianglong
    Zhuo, Yue
    Liu, Yun
    Wang, Teng
    Li, Xiaojin
    Shi, Yanling
    Xu, Jun
    Liu, Ziyu
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2021, 36 (05)
  • [3] Characteristics of GaN-Based Nanowire Gate-All-Around (GAA) Transistors
    Im, Ki-Sik
    Reddy, Mallem Siva Pratap
    Choi, Jinseok
    Hwang, Youngmin
    Roh, Jea-Seung
    An, Sung Jin
    Lee, Jung-Hee
    [J]. JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2020, 20 (07) : 4282 - 4286
  • [4] Design and Analysis of Gate Engineered Gate-All-Around (GAA) Charge Plasma Nanowire Field Effect Transistor
    Solay, Leo Raj
    Kumar, Pradeep
    Amin, Intekhab
    Anand, Sunny
    [J]. 2021 6TH INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2021,
  • [5] Investigation on Hot Carrier Reliability of Gate-All-Around Twin Si Nanowire Field Effect Transistor
    Yeoh, Yun Young
    Suk, Sung Dae
    Li, Ming
    Yeo, Kyoung Hwan
    Kim, Dong-Won
    Jin, Gyoyoung
    Oh, Kyoungsuk
    [J]. 2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 400 - 404
  • [6] Investigation of Different Strain Configurations in Gate-All-Around Silicon Nanowire Transistor
    Yun, Quanxin
    Zhuge, Jing
    Huang, Ru
    Wang, Runsheng
    An, Xia
    Zhang, Liangliang
    Zhang, Xing
    Wang, Yangyuan
    [J]. CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2010 (CSTIC 2010), 2010, 27 (01): : 15 - 20
  • [7] Joule Heating to Enhance the Performance of a Gate-All-Around Silicon Nanowire Transistor
    Jeon, Chang-Hoon
    Park, Jun-Young
    Seol, Myeong-Lok
    Moon, Dong-Il
    Hur, Jae
    Bae, Hagyoul
    Jeon, Seung-Bae
    Choi, Yang-Kyu
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (06) : 2288 - 2292
  • [8] NEGF simulations of a junctionless Si gate-all-around nanowire transistor with discrete dopants
    Martinez, A.
    Aldegunde, M.
    Brown, A. R.
    Roy, S.
    Asenov, A.
    [J]. SOLID-STATE ELECTRONICS, 2012, 71 : 101 - 105
  • [9] Gate-All-Around GaN Nanowire FET as a Potential Transistor at 5 nm Technology for Low-Power Low-Voltage Applications
    Thakur, Rajiv Ranjan
    Chaturvedi, Nidhi
    [J]. NANO, 2021, 16 (08)
  • [10] Gate-All-Around SRAM: Performance Investigation and Optimization Towards Vccmin Scaling
    Vyas, Pratik B.
    Pal, Ashish
    Costrini, Gregory
    Colombeau, Benjamin
    Haran, Bala
    Kengeri, Subi
    Bazizi, El Mehdi
    [J]. 2024 IEEE INTERNATIONAL MEMORY WORKSHOP, IMW, 2024,