COARSE-GRAINED DYNAMICALLY RECONFIGURABLE ARCHITECTURE WITH FLEXIBLE RELIABILITY

被引:21
|
作者
Alnajjar, Dawood [1 ]
Ko, Younghun [1 ]
Imagawa, Takashi [2 ]
Konoura, Hiroaki [1 ]
Hiromoto, Masayuki [2 ]
Mitsuyama, Yukio [1 ]
Hashimoto, Masanori [1 ]
Ochi, Hiroyuki [2 ]
Onoye, Takao [1 ]
机构
[1] Osaka Univ, Dept Informat Syst Engn, Suita, Osaka 565, Japan
[2] Kyoto Univ, Dept Commun & Comp Engn, Kyoto 6068501, Japan
关键词
D O I
10.1109/FPL.2009.5272317
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
This paper proposes a coarse-grained dynamically reconfigurable architecture, which offers flexible reliability to soft errors and aging. A notion of cluster is introduced as a basic element of the proposed architecture, each of which can select four operation modes with different levels of spatial redundancy and area-efficiency. Evaluation of permanent error rates demonstrates that four different reliability levels can be achieved by the proposed architecture. We also evaluate aging effect due to NBTI, and illustrate that alternating active cells with resting ones periodically will greatly mitigate the aging process with negligible power overhead. The area of additional circuits to attain immunity to soft errors and reliability configuration is 26.6% of the proposed reconfigurable device. Finally, a fault-tolerance evaluation of Viterbi decoder mapped on the proposed architecture suggests that there is a considerable trade-off between reliability and area overhead.
引用
收藏
页码:186 / +
页数:2
相关论文
共 50 条
  • [1] Implementing Flexible Reliability in a Coarse-Grained Reconfigurable Architecture
    Alnajjar, Dawood
    Konoura, Hiroaki
    Ko, Younghun
    Mitsuyama, Yukio
    Hashimoto, Masanori
    Onoye, Takao
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (12) : 2165 - 2178
  • [2] Design and implementation of a coarse-grained dynamically reconfigurable hardware architecture
    Becker, J
    Pionteck, T
    Habermann, C
    Glesner, M
    [J]. IEEE COMPUTER SOCIETY WORKSHOP ON VLSI 2001, PROCEEDINGS, 2001, : 41 - 46
  • [3] Design of Coarse-Grained Dynamically Reconfigurable Architecture for DSP Applications
    Zhang, Chenxin
    Lenart, Thomas
    Svensson, Henrik
    Owall, Viktor
    [J]. 2009 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS, 2009, : 338 - 343
  • [4] A coarse-grained reconfigurable architecture supporting flexible execution
    Hironaka, T
    Fukuda, T
    Goto, Y
    Tanigawa, K
    Kawasaki, T
    Kojima, A
    [J]. SEVENTH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND GRID IN ASIA PACIFIC REGION, PROCEEDINGS, 2004, : 448 - 449
  • [5] An FPGA-based Heterogeneous Coarse-Grained Dynamically Reconfigurable Architecture
    Ferreira, Ricardo
    Vendramini, Julio Goldner
    Mucida, Lucas
    Pereira, Monica M.
    Carro, Luigi
    [J]. PROCEEDINGS OF THE PROCEEDINGS OF THE 14TH INTERNATIONAL CONFERENCE ON COMPILERS, ARCHITECTURES AND SYNTHESIS FOR EMBEDDED SYSTEMS (CASES '11), 2011, : 195 - 204
  • [6] Dynamically Compressible Context Architecture for Low Power Coarse-Grained Reconfigurable Array
    Kim, Yoonjin
    Mahapatra, Rabi N.
    [J]. 2007 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, VOLS, 1 AND 2, 2007, : 395 - 400
  • [7] Mapping Tasks to a Dynamically Reconfigurable Coarse-Grained Array
    Moghaddam, Mansureh S.
    Paul, Kolin
    Balakrishnan, M.
    [J]. 2014 IEEE 22ND ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM 2014), 2014, : 33 - 33
  • [8] A Coarse-Grained Reconfigurable Architecture for a PRET Machine
    Siqueira, Hadley
    Kreutz, Marcio
    [J]. 2018 VIII BRAZILIAN SYMPOSIUM ON COMPUTING SYSTEMS ENGINEERING (SBESC 2018), 2018, : 237 - 242
  • [9] Coarse-Grained Reconfigurable Computing with the Versat Architecture
    Lopes, Joao D.
    Vestias, Mario P.
    Duarte, Rui Policarpo
    Neto, Horacio C.
    de Sousa, Jose T.
    [J]. ELECTRONICS, 2021, 10 (06) : 1 - 23
  • [10] A Flexible and Energy-Efficient Coarse-Grained Reconfigurable Architecture for Mobile Systems
    Paul Heysters
    Gerard Smit
    Egbert Molenkamp
    [J]. The Journal of Supercomputing, 2003, 26 : 283 - 308