COARSE-GRAINED DYNAMICALLY RECONFIGURABLE ARCHITECTURE WITH FLEXIBLE RELIABILITY

被引:21
|
作者
Alnajjar, Dawood [1 ]
Ko, Younghun [1 ]
Imagawa, Takashi [2 ]
Konoura, Hiroaki [1 ]
Hiromoto, Masayuki [2 ]
Mitsuyama, Yukio [1 ]
Hashimoto, Masanori [1 ]
Ochi, Hiroyuki [2 ]
Onoye, Takao [1 ]
机构
[1] Osaka Univ, Dept Informat Syst Engn, Suita, Osaka 565, Japan
[2] Kyoto Univ, Dept Commun & Comp Engn, Kyoto 6068501, Japan
关键词
D O I
10.1109/FPL.2009.5272317
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
This paper proposes a coarse-grained dynamically reconfigurable architecture, which offers flexible reliability to soft errors and aging. A notion of cluster is introduced as a basic element of the proposed architecture, each of which can select four operation modes with different levels of spatial redundancy and area-efficiency. Evaluation of permanent error rates demonstrates that four different reliability levels can be achieved by the proposed architecture. We also evaluate aging effect due to NBTI, and illustrate that alternating active cells with resting ones periodically will greatly mitigate the aging process with negligible power overhead. The area of additional circuits to attain immunity to soft errors and reliability configuration is 26.6% of the proposed reconfigurable device. Finally, a fault-tolerance evaluation of Viterbi decoder mapped on the proposed architecture suggests that there is a considerable trade-off between reliability and area overhead.
引用
收藏
页码:186 / +
页数:2
相关论文
共 50 条
  • [21] A Scalable Scheduling Algorithm for Coarse-Grained Reconfigurable Architecture
    Park, Hae-woo
    Kim, Wonsub
    Yoo, Donghoon
    Ryu, Soojung
    Kim, Jeongwook
    [J]. 2013 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2013, : 542 - 543
  • [22] Efficient AES cipher on coarse-grained reconfigurable architecture
    Wang, Chao
    Cao, Peng
    Yang, Jun
    [J]. IEICE ELECTRONICS EXPRESS, 2017, 14 (11):
  • [23] A Reconfigurable Memory Architecture for System Integration of Coarse-Grained Reconfigurable Arrays
    Sousa, Ericles
    Tanase, Alexandru
    Hannig, Frank
    Teich, Juergen
    [J]. 2017 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2017,
  • [24] Fast communication mechanisms in coarse-grained dynamically reconfigurable array architectures
    Becker, J
    Glesner, M
    Alsolaim, A
    Starzyk, J
    [J]. PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS I-V, 2000, : 181 - 187
  • [25] Coarse-grained Dynamically Reconfigurable Processor for Vision Pre-Processing
    Zhang, Bin
    Mei, Kuizhi
    Zheng, Nanning
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2015, 79 (01): : 45 - 61
  • [26] A coarse-grained dynamically reconfigurable processing array(RPA) for multimedia application
    Zhou, Guochang
    Shen, Xubang
    [J]. ICNC 2007: THIRD INTERNATIONAL CONFERENCE ON NATURAL COMPUTATION, VOL 5, PROCEEDINGS, 2007, : 157 - +
  • [27] Coarse-grained Dynamically Reconfigurable Processor for Vision Pre-Processing
    Bin Zhang
    Kuizhi Mei
    Nanning Zheng
    [J]. Journal of Signal Processing Systems, 2015, 79 : 45 - 61
  • [28] Prevention of Hot Spot Development on Coarse-Grained Dynamically Reconfigurable Architectures
    Eisenhardt, Sven
    Schweizer, Thomas
    Bernauer, Andreas
    Kuhn, Tommy
    Rosenstiel, Wolfgang
    [J]. 2009 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS, 2009, : 12 - 17
  • [29] Canal: A Flexible Interconnect Generator for Coarse-Grained Reconfigurable Arrays
    Melchert, Jackson
    Zhang, Keyi
    Mei, Yuchen
    Horowitz, Mark
    Torng, Christopher
    Raina, Priyanka
    [J]. IEEE COMPUTER ARCHITECTURE LETTERS, 2023, 22 (01) : 45 - 48
  • [30] Allocating resources based on a model of coarse-grained reconfigurable architecture
    Zhang, Huizhen
    Pan, Yubiao
    Zhang, Yiwen
    Wang, Cheng
    [J]. JOURNAL OF ENGINEERING-JOE, 2019, 2019 (10): : 7272 - 7278