A coarse-grained dynamically reconfigurable processing array(RPA) for multimedia application

被引:0
|
作者
Zhou, Guochang [1 ]
Shen, Xubang [2 ]
机构
[1] Northwestern Polytech Univ, Sch Comp, Xian 710072, Peoples R China
[2] Xian Microelect Technol Inst, Xian 710054, Peoples R China
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The accelerating need for higher performance, due to complex and real-time applications, has made reconfigurable architectures the best playbrm for solving such problems. A novel dynamically reconfigurable processing array (RPA) is proposed in this paper The interconnection network and reconfigurable processing units(RPUs) of RPA can be dynamically reconfigured to arrange different interconnection networks and support different arithmetic representations and bits wide by the configurable word. The RPA with 8x8 coarse-grained RPUs matrix can be organized as SIAM architecture, as well as MAM architecture. Through the results of the DCT transform and FIR filter algorithms mapping into RPA, RPA performs the multimedia related operations efficiently. Based on Charter 0.25um process 2 standard cell library, the area of RPA is 7 x 7mm(2) and the critical path delay is 16 ns.
引用
收藏
页码:157 / +
页数:2
相关论文
共 50 条
  • [1] Mapping Tasks to a Dynamically Reconfigurable Coarse-Grained Array
    Moghaddam, Mansureh S.
    Paul, Kolin
    Balakrishnan, M.
    [J]. 2014 IEEE 22ND ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM 2014), 2014, : 33 - 33
  • [2] Design and Implementation of a Coarse-grained Dynamically Reconfigurable Multimedia Accelerator
    Nguyen, Hung K.
    Tran, Xuan-Tu
    [J]. ACM TRANSACTIONS ON PARALLEL COMPUTING, 2022, 9 (03)
  • [3] Fast communication mechanisms in coarse-grained dynamically reconfigurable array architectures
    Becker, J
    Glesner, M
    Alsolaim, A
    Starzyk, J
    [J]. PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS I-V, 2000, : 181 - 187
  • [4] Coarse-grained Dynamically Reconfigurable Processor for Vision Pre-Processing
    Zhang, Bin
    Mei, Kuizhi
    Zheng, Nanning
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2015, 79 (01): : 45 - 61
  • [5] Coarse-grained Dynamically Reconfigurable Processor for Vision Pre-Processing
    Bin Zhang
    Kuizhi Mei
    Nanning Zheng
    [J]. Journal of Signal Processing Systems, 2015, 79 : 45 - 61
  • [6] Still image processing on coarse-grained reconfigurable array architectures
    Hartmann, Matthias
    Pantazis, Vassilis
    Aa, Tom Vander
    Berekovic, Mladen
    Hochberger, Christian
    de Sutter, Bjorn
    [J]. 2007 IEEE/ACM/IFIP WORKSHOP ON EMBEDDED SYSTEMS FOR REAL-TIME MULTIMEDIA, 2007, : 67 - +
  • [7] Still Image Processing on Coarse-Grained Reconfigurable Array Architectures
    Hartmann, Matthias
    Pantazis, Vasileios
    Vander Aa, Tom
    Berekovic, Mladen
    Hochberger, Christian
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 60 (02): : 225 - 237
  • [8] Still Image Processing on Coarse-Grained Reconfigurable Array Architectures
    Matthias Hartmann
    Vasileios (Vassilis) Pantazis
    Tom Vander Aa
    Mladen Berekovic
    Christian Hochberger
    [J]. Journal of Signal Processing Systems, 2010, 60 : 225 - 237
  • [9] Dynamically Compressible Context Architecture for Low Power Coarse-Grained Reconfigurable Array
    Kim, Yoonjin
    Mahapatra, Rabi N.
    [J]. 2007 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, VOLS, 1 AND 2, 2007, : 395 - 400
  • [10] COARSE-GRAINED DYNAMICALLY RECONFIGURABLE ARCHITECTURE WITH FLEXIBLE RELIABILITY
    Alnajjar, Dawood
    Ko, Younghun
    Imagawa, Takashi
    Konoura, Hiroaki
    Hiromoto, Masayuki
    Mitsuyama, Yukio
    Hashimoto, Masanori
    Ochi, Hiroyuki
    Onoye, Takao
    [J]. FPL: 2009 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2009, : 186 - +