COARSE-GRAINED DYNAMICALLY RECONFIGURABLE ARCHITECTURE WITH FLEXIBLE RELIABILITY

被引:21
|
作者
Alnajjar, Dawood [1 ]
Ko, Younghun [1 ]
Imagawa, Takashi [2 ]
Konoura, Hiroaki [1 ]
Hiromoto, Masayuki [2 ]
Mitsuyama, Yukio [1 ]
Hashimoto, Masanori [1 ]
Ochi, Hiroyuki [2 ]
Onoye, Takao [1 ]
机构
[1] Osaka Univ, Dept Informat Syst Engn, Suita, Osaka 565, Japan
[2] Kyoto Univ, Dept Commun & Comp Engn, Kyoto 6068501, Japan
关键词
D O I
10.1109/FPL.2009.5272317
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
This paper proposes a coarse-grained dynamically reconfigurable architecture, which offers flexible reliability to soft errors and aging. A notion of cluster is introduced as a basic element of the proposed architecture, each of which can select four operation modes with different levels of spatial redundancy and area-efficiency. Evaluation of permanent error rates demonstrates that four different reliability levels can be achieved by the proposed architecture. We also evaluate aging effect due to NBTI, and illustrate that alternating active cells with resting ones periodically will greatly mitigate the aging process with negligible power overhead. The area of additional circuits to attain immunity to soft errors and reliability configuration is 26.6% of the proposed reconfigurable device. Finally, a fault-tolerance evaluation of Viterbi decoder mapped on the proposed architecture suggests that there is a considerable trade-off between reliability and area overhead.
引用
收藏
页码:186 / +
页数:2
相关论文
共 50 条
  • [41] MapReduce inspired loop mapping for coarse-grained reconfigurable architecture
    ShouYi Yin
    ShengJia Shao
    LeiBo Liu
    ShaoJun Wei
    [J]. Science China Information Sciences, 2014, 57 : 1 - 14
  • [42] Energy-Aware Coarse-Grained Reconfigurable Architectures using Dynamically Reconfigurable Isolation Cells
    Jafri, Syed. M. A. H.
    Bag, Ozan
    Hemani, Ahmed
    Farahini, Nasim
    Paul, Kolin
    Plosila, Juha
    Tenhunen, Hannu
    [J]. PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013), 2013, : 104 - 111
  • [43] Power-Efficient Reconfiguration Control in Coarse-Grained Dynamically Reconfigurable Architectures
    Kissler, Dmitrij
    Strawetz, Andreas
    Hannig, Frank
    Teich, Juergen
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2009, 5 (01) : 96 - 105
  • [44] Power-Efficient Reconfiguration Control in Coarse-Grained Dynamically Reconfigurable Architectures
    Kissler, Dmitrij
    Strawetz, Andreas
    Hannig, Frank
    Teich, Juergen
    [J]. INTEGRATED CIRCUIT AND SYSTEMS DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2009, 5349 : 307 - 317
  • [45] Efficient and flexible memory architecture to alleviate data and context bandwidth bottlenecks of coarse-grained reconfigurable arrays
    Yang Chen
    Liu LeiBo
    Yin ShouYi
    Wei ShaoJun
    [J]. SCIENCE CHINA-PHYSICS MECHANICS & ASTRONOMY, 2014, 57 (12) : 2214 - 2227
  • [46] Efficient and flexible memory architecture to alleviate data and context bandwidth bottlenecks of coarse-grained reconfigurable arrays
    YANG Chen
    LIU Lei Bo
    YIN Shou Yi
    WEI Shao Jun
    [J]. Science China(Physics,Mechanics & Astronomy), 2014, Mechanics & Astronomy)2014 (12) : 2214 - 2227
  • [47] Efficient and flexible memory architecture to alleviate data and context bandwidth bottlenecks of coarse-grained reconfigurable arrays
    Chen Yang
    LeiBo Liu
    ShouYi Yin
    ShaoJun Wei
    [J]. Science China Physics, Mechanics & Astronomy, 2014, 57 : 2214 - 2227
  • [48] The implementation of a coarse-grained reconfigurable architecture with loop self-pipelining
    Dou, Yong
    Xu, Jinhui
    Wu, Guiming
    [J]. RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2007, 4419 : 155 - +
  • [50] A Coarse-Grained Reconfigurable Architecture for Compute-Intensive MapReduce Acceleration
    Liang, Shuang
    Yin, Shouyi
    Liu, Leibo
    Guo, Yike
    Wei, Shaojun
    [J]. IEEE COMPUTER ARCHITECTURE LETTERS, 2016, 15 (02) : 69 - 72