Test Cost Analysis for 3D Die-to-Wafer Stacking

被引:39
|
作者
Taouil, Mottaqiallah [1 ]
Hamdioui, Said [1 ]
Beenakker, Kees [2 ]
Marinissen, Erik Jan [3 ]
机构
[1] Delft Univ Technol, Fac EE Math & CS, Comp Engn Lab, Mekelweg 4, NL-2628 CD Delft, Netherlands
[2] Delft Univ Technol, Fac EE Math & CS, DIMES Technol Ctr, NL-2628 CD Delft, Netherlands
[3] IMEC VZW, Integrat Program 3D, B-3001 Leuven, Belgium
关键词
3D test flow 3D test cost; Die-to-Wafer stacking; 3D manufacturing cost; Through-Silicon-Via; DESIGN; EXPLORATION;
D O I
10.1109/ATS.2010.80
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The industry is preparing itself for three-dimensional stacked ICs (3D-SICs): a technology that promises heterogeneous integration with higher performance and lower power dissipation at a smaller footprint. Several 31) stacking approaches are under development. From a yield point of view, Die-to-Wafer (D2W) stacking seems the most favorable approach, due to the ability of Known Good Die stacking. Minimizing the test cost for such a stacking approach is a challenging task. Every manufactured chip has to he tested, and any tiny test saving per 3D-SIC impacts` the overall cost, especially in high-volume production. This paper establishes a cost model for D2W SICs and investigates the impact of the test cost for different test,flows. It first introduces a framework covering different test flows for 31) D2W ICs. Subsequently, it proposes a test cost model to estimate the impact of the test flow on the overall 3D-SIC cost. Our simulation results show that (a) test flows with pre-bond testing significantly reduce the overall cost, (b) a cheaper test flow does not necessary result in lower overall cost, (c) test flows with intermediate tests (performed during the stacking process) pay off, (d) the most cost-effective test flow consists of pre-bond tests and strongly depends on the stack yield: hence, adapting the test according the stack yield is the best approach to use.
引用
收藏
页码:435 / 441
页数:7
相关论文
共 50 条
  • [31] Wafer and Die Bonding Technologies for 3D Integration
    Farrens, Shari
    MATERIALS AND TECHNOLOGIES FOR 3-D INTEGRATION, 2009, 1112 : 55 - 65
  • [32] Challenges of High-Robustness Self-Assembly with Cu/Sn-Ag Microbump Bonding for Die-to-Wafer 3D Integration
    Suzuki, Taku
    Asami, Kazushi
    Kitamura, Yasuhiro
    Fukushima, Takafumi
    Nagai, Chisato
    Bea, Jichoel
    Sato, Yutaka
    Murugesan, Mariappan
    Lee, Kang-wook
    Koyanagi, Mitsumasa
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 342 - 347
  • [33] Cobalt-Tin Intermetallic Compounds as Alternative Surface Finish for Low Temperature Die-to-Wafer Solder Stacking
    Inoue, Fumihiro
    Derakhshandeh, Jaber
    Gerets, Carine
    Beyne, Eric
    2021 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP 2021), 2021, : 9 - 10
  • [34] Enabling 3D-IC foundry technologies for 28 nm node and beyond: through-silicon-via integration with high throughput die-to-wafer stacking
    Chen, D. Y.
    Chiou, W. C.
    Chen, M. F.
    Wang, T. D.
    Ching, K. M.
    Tu, H. J.
    Wu, W. J.
    Yu, C. L.
    Yang, K. F.
    Chang, H. B.
    Tseng, M. H.
    Hsiao, C. W.
    Lu, Y. J.
    Hu, H. P.
    Lin, Y. C.
    Hsu, C. S.
    Shue, Winston S.
    Yu, C. H.
    2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 327 - 330
  • [35] DEVELOPMENT OF LOW TEMPERATURE DIRECT BOND INTERCONNECT TECHNOLOGY FOR DIE-TO-WAFER AND DIE-TO-DIE APPLICATIONS-STACKING, YIELD IMPROVEMENT, RELIABILITY ASSESSMENT
    Gao, Guilian
    Mirkarimi, Laura
    Workman, Thomas
    Guevara, Gabe
    Theil, Jeremy
    Uzoh, Cyprian
    Fountain, Gill
    Lee, Bongsub
    Mrozek, Pawel
    Huynh, Michael
    Katkar, Rajesh
    2018 INTERNATIONAL WAFER LEVEL PACKAGING CONFERENCE (IWLPC), 2018,
  • [36] Chip-to-wafer stacking technology for 3D system integration
    Klumpp, A
    Merkel, R
    Wieland, R
    Ramm, P
    53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, : 1080 - 1083
  • [37] Thermal Impact of 3D Stacking and Die Thickness: Analysis and Characterization of a Memory-on-Logic 3D Circuit
    Santos, Cristiano
    Vivet, Pascal
    Reis, Ricardo
    2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 718 - 721
  • [38] Integrated Wafer Thinning Process with TSV Electroplating for 3D Stacking
    Li, Cao
    Zhou, Shengjun
    Chen, Run
    Peng, Tao
    Wang, Xuefang
    Liu, Sheng
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 944 - 947
  • [39] Wafer Thinning and Back Side Processing to Enable 3D Stacking
    Detalle, M.
    La Manna, A.
    Buisson, T.
    Velenis, D.
    Beyne, E.
    2012 4TH ELECTRONIC SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE (ESTC), 2012,
  • [40] Wafer-level bonding/stacking technology for 3D integration
    Ko, Cheng-Ta
    Chen, Kuan-Neng
    MICROELECTRONICS RELIABILITY, 2010, 50 (04) : 481 - 488