Test Cost Analysis for 3D Die-to-Wafer Stacking

被引:39
|
作者
Taouil, Mottaqiallah [1 ]
Hamdioui, Said [1 ]
Beenakker, Kees [2 ]
Marinissen, Erik Jan [3 ]
机构
[1] Delft Univ Technol, Fac EE Math & CS, Comp Engn Lab, Mekelweg 4, NL-2628 CD Delft, Netherlands
[2] Delft Univ Technol, Fac EE Math & CS, DIMES Technol Ctr, NL-2628 CD Delft, Netherlands
[3] IMEC VZW, Integrat Program 3D, B-3001 Leuven, Belgium
关键词
3D test flow 3D test cost; Die-to-Wafer stacking; 3D manufacturing cost; Through-Silicon-Via; DESIGN; EXPLORATION;
D O I
10.1109/ATS.2010.80
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The industry is preparing itself for three-dimensional stacked ICs (3D-SICs): a technology that promises heterogeneous integration with higher performance and lower power dissipation at a smaller footprint. Several 31) stacking approaches are under development. From a yield point of view, Die-to-Wafer (D2W) stacking seems the most favorable approach, due to the ability of Known Good Die stacking. Minimizing the test cost for such a stacking approach is a challenging task. Every manufactured chip has to he tested, and any tiny test saving per 3D-SIC impacts` the overall cost, especially in high-volume production. This paper establishes a cost model for D2W SICs and investigates the impact of the test cost for different test,flows. It first introduces a framework covering different test flows for 31) D2W ICs. Subsequently, it proposes a test cost model to estimate the impact of the test flow on the overall 3D-SIC cost. Our simulation results show that (a) test flows with pre-bond testing significantly reduce the overall cost, (b) a cheaper test flow does not necessary result in lower overall cost, (c) test flows with intermediate tests (performed during the stacking process) pay off, (d) the most cost-effective test flow consists of pre-bond tests and strongly depends on the stack yield: hence, adapting the test according the stack yield is the best approach to use.
引用
收藏
页码:435 / 441
页数:7
相关论文
共 50 条
  • [41] Die to Wafer/Die DBI Hybrid Bonding for a True 3D Interconnect
    Haba, Belgacem
    PROCEEDINGS OF 2019 6TH INTERNATIONAL WORKSHOP ON LOW TEMPERATURE BONDING FOR 3D INTEGRATION (LTB-3D), 2019, : 18 - 18
  • [42] Full Integration of a 3D Demonstrator with TSV First Interposer, Ultra Thin Die Stacking and Wafer Level Packaging
    Pares, G.
    Karoui, C.
    Zaid, A.
    Dosseul, F.
    Feron, M.
    Attard, A.
    Klug, G.
    Luesebrink, H.
    Martinschitz, K.
    Launay, N.
    Belhenini, S.
    Simon, G.
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 305 - 316
  • [43] A Quantitative Analysis of Performance Benefits of 3D Die Stacking on Mobile and Embedded SoC
    Kim, Dongki
    Yoo, Sungjoo
    Lee, Sunggu
    Ahn, Jung Ho
    Jung, Hyunuk
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 1333 - 1338
  • [44] Processor design in 3D die-stacking technologies
    Loh, Gabriel H.
    Xie, Yuan
    Black, Bryan
    IEEE MICRO, 2007, 27 (03) : 31 - 48
  • [45] Heterogeneous Integration by the 3D Stacking of Thin Silicon Die
    Nittala, Pavani Vamsi Krishna
    Haridas, Karthika
    Sen, Prosenjit
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 608 - 613
  • [46] THIN DIE STACKING TECHNOLOGIES FOR 3D MEMORY PACKAGES
    Wu, Jie
    Yauw, Oranna
    Tan, Andrew
    Clauberg, Horst
    Buergi, Daniel
    2018 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2018,
  • [47] A 3D FPGA architecture to realize simple die stacking
    Amagasaki, Motoki
    Zhao, Qian
    Iida, Masahiro
    Kuga, Morihiro
    Sueyoshi, Toshinori
    IPSJ Transactions on System LSI Design Methodology, 2015, 8 : 116 - 122
  • [48] Impact of Radial Defect Clustering on 3D Stacked IC Yield from Wafer to Wafer Stacking
    Singh, Eshan
    PROCEEDINGS INTERNATIONAL TEST CONFERENCE 2012, 2012,
  • [49] An Innovative Bumpless Stacking with Through Silicon Via for 3D Wafer-On-Wafer (WOW) Integration
    Liao, Sue-Chen
    Chen, Erh-Hao
    Chen, Chien-Chou
    Chen, Shang-Chun
    Chen, Jui-Chin
    Chang, Po-Chih
    Chang, Yiu-Hsiang
    Lin, Cha-Hsin
    Ku, Tzu-Kun
    Kao, Ming-Jer
    Kim, Young Suk
    Maeda, Nobuhide
    Kodama, Shoichi
    Kitada, Hideki
    Fujimoto, Koji
    Ohba, Takayuki
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 1861 - 1864
  • [50] Smart Stacking™ and Smart Cut™ Technologies for Wafer level 3D Integration
    Sadaka, Mariam
    Radu, Ionut
    Lagahe-Blanchard, Chrystelle
    Di Cioccio, Lea
    2013 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT), 2013, : 231 - 234