Test Cost Analysis for 3D Die-to-Wafer Stacking

被引:39
|
作者
Taouil, Mottaqiallah [1 ]
Hamdioui, Said [1 ]
Beenakker, Kees [2 ]
Marinissen, Erik Jan [3 ]
机构
[1] Delft Univ Technol, Fac EE Math & CS, Comp Engn Lab, Mekelweg 4, NL-2628 CD Delft, Netherlands
[2] Delft Univ Technol, Fac EE Math & CS, DIMES Technol Ctr, NL-2628 CD Delft, Netherlands
[3] IMEC VZW, Integrat Program 3D, B-3001 Leuven, Belgium
关键词
3D test flow 3D test cost; Die-to-Wafer stacking; 3D manufacturing cost; Through-Silicon-Via; DESIGN; EXPLORATION;
D O I
10.1109/ATS.2010.80
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The industry is preparing itself for three-dimensional stacked ICs (3D-SICs): a technology that promises heterogeneous integration with higher performance and lower power dissipation at a smaller footprint. Several 31) stacking approaches are under development. From a yield point of view, Die-to-Wafer (D2W) stacking seems the most favorable approach, due to the ability of Known Good Die stacking. Minimizing the test cost for such a stacking approach is a challenging task. Every manufactured chip has to he tested, and any tiny test saving per 3D-SIC impacts` the overall cost, especially in high-volume production. This paper establishes a cost model for D2W SICs and investigates the impact of the test cost for different test,flows. It first introduces a framework covering different test flows for 31) D2W ICs. Subsequently, it proposes a test cost model to estimate the impact of the test flow on the overall 3D-SIC cost. Our simulation results show that (a) test flows with pre-bond testing significantly reduce the overall cost, (b) a cheaper test flow does not necessary result in lower overall cost, (c) test flows with intermediate tests (performed during the stacking process) pay off, (d) the most cost-effective test flow consists of pre-bond tests and strongly depends on the stack yield: hence, adapting the test according the stack yield is the best approach to use.
引用
收藏
页码:435 / 441
页数:7
相关论文
共 50 条
  • [11] Block-level Designs of Die-to-Wafer Bonded 3D ICs and Their Design Quality Tradeoffs
    Athikulwongse, Krit
    Kim, Dae Hyun
    Jung, Moongon
    Lim, Sung Kyu
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 687 - 692
  • [12] Accessible determination of die-to-wafer bond strength with the Schwickerath test
    Shao, Shuai
    Niu, Yuling
    Wang, Jing
    Park, Seungbae
    Lee, Bongsub
    ENGINEERING FRACTURE MECHANICS, 2020, 229 (229)
  • [13] Collective Die-to-Wafer Self-Assembly for High Alignment Accuracy and High Throughput 3D Integration
    Bond, Alice
    Bourjot, Emilie
    Borel, Stephan
    Enot, Thierry
    Montmeat, Pierre
    Sanchez, Loic
    Fournel, Frank
    Swan, Johanna
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 168 - 176
  • [14] Die to wafer 3D stacking for below 10um pitch microbumps
    Derakhshandeh, Jaber
    Hou, Lin
    De Preter, Inge
    Gerets, Carine
    Suhard, Samuel
    Dubey, Vikas
    Jamieson, Geraldine
    Inoue, Fumihiro
    Webers, Tomas
    Bex, Pieter
    Capuz, Giovanni
    Beyne, Eric
    Slabbekoorn, John
    Wang, Teng
    Jourdain, Anne
    Beyer, Gerald
    Rebibis, Kenneth June
    Miller, Andy
    2016 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2016,
  • [15] Die stacking (3D) microarchitecture
    Black, Bryan
    Annavaram, Murali
    Brekelbaum, Ned
    DeVale, John
    Jiang, Lei
    Loh, Gabriel H.
    McCauley, Don
    Morrow, Pat
    Nelson, Donald W.
    Pantuso, Daniel
    Reed, Paul
    Rupley, Jeff
    Shankar, Sadasivan
    Shen, John
    Webb, Clair
    MICRO-39: PROCEEDINGS OF THE 39TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, 2006, : 469 - +
  • [16] Challenges in 3D Die Stacking
    Grafe, Juergen
    Wahrmund, Wieland
    Dobritz, Stephan
    Wolf, Juergen
    Lang, Klaus-Dieter
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 873 - 877
  • [17] Yield Analysis of a Novel Wafer Manipulation Method in 3D Stacking
    Zhang, Bei
    Li, Baohu
    Agrawol, Vishwani D.
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [18] Wafer stacking : key technology for 3D integration
    Lagahe-Blanchard, C.
    Aspar, B.
    2009 IEEE INTERNATIONAL SOI CONFERENCE, 2009, : 41 - 44
  • [19] Modeling Location Based Wafer Die Yield Variation in Estimating 3D Stacked IC Yield from Wafer to Wafer Stacking
    Singh, Eshan
    2014 IEEE 32ND VLSI TEST SYMPOSIUM (VTS), 2014,
  • [20] 3D wafer level packaging approach towards cost effective low loss high density 3D stacking
    Pieters, Philip
    Beyne, Eric
    ICEPT: 2006 7TH INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING TECHNOLOGY, PROCEEDINGS, 2006, : 47 - +