Test Cost Analysis for 3D Die-to-Wafer Stacking

被引:39
|
作者
Taouil, Mottaqiallah [1 ]
Hamdioui, Said [1 ]
Beenakker, Kees [2 ]
Marinissen, Erik Jan [3 ]
机构
[1] Delft Univ Technol, Fac EE Math & CS, Comp Engn Lab, Mekelweg 4, NL-2628 CD Delft, Netherlands
[2] Delft Univ Technol, Fac EE Math & CS, DIMES Technol Ctr, NL-2628 CD Delft, Netherlands
[3] IMEC VZW, Integrat Program 3D, B-3001 Leuven, Belgium
关键词
3D test flow 3D test cost; Die-to-Wafer stacking; 3D manufacturing cost; Through-Silicon-Via; DESIGN; EXPLORATION;
D O I
10.1109/ATS.2010.80
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The industry is preparing itself for three-dimensional stacked ICs (3D-SICs): a technology that promises heterogeneous integration with higher performance and lower power dissipation at a smaller footprint. Several 31) stacking approaches are under development. From a yield point of view, Die-to-Wafer (D2W) stacking seems the most favorable approach, due to the ability of Known Good Die stacking. Minimizing the test cost for such a stacking approach is a challenging task. Every manufactured chip has to he tested, and any tiny test saving per 3D-SIC impacts` the overall cost, especially in high-volume production. This paper establishes a cost model for D2W SICs and investigates the impact of the test cost for different test,flows. It first introduces a framework covering different test flows for 31) D2W ICs. Subsequently, it proposes a test cost model to estimate the impact of the test flow on the overall 3D-SIC cost. Our simulation results show that (a) test flows with pre-bond testing significantly reduce the overall cost, (b) a cheaper test flow does not necessary result in lower overall cost, (c) test flows with intermediate tests (performed during the stacking process) pay off, (d) the most cost-effective test flow consists of pre-bond tests and strongly depends on the stack yield: hence, adapting the test according the stack yield is the best approach to use.
引用
收藏
页码:435 / 441
页数:7
相关论文
共 50 条
  • [1] Test Impact on the Overall Die-to-Wafer 3D Stacked IC Cost
    Mottaqiallah Taouil
    Said Hamdioui
    Kees Beenakker
    Erik Jan Marinissen
    Journal of Electronic Testing, 2012, 28 : 15 - 25
  • [2] Test Impact on the Overall Die-to-Wafer 3D Stacked IC Cost
    Taouil, Mottaqiallah
    Hamdioui, Said
    Beenakker, Kees
    Marinissen, Erik Jan
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (01): : 15 - 25
  • [3] Stacking Order Impact on Overall 3D Die-to-Wafer Stacked-IC Cost
    Taouil, Mottaqiallah
    Hamdioui, Said
    2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 335 - 340
  • [4] Cost and Yield Analysis of Die-to-Wafer Hybrid Bonding
    Lujan, Amy Palesko
    2022 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP 2022), 2022, : 129 - 130
  • [5] Die-to-Wafer 3D Integration Technology for High Yield and Throughput
    Sakuma, Katsuyuki
    Andry, Paul S.
    Tsang, Cornelia K.
    Oyama, Yukifumi
    Patel, Chirag S.
    Sueoka, Kuniaki
    Sprogis, Edmund J.
    Knickerbocker, John U.
    MATERIALS AND TECHNOLOGIES FOR 3-D INTEGRATION, 2009, 1112 : 201 - 210
  • [6] Enabling Die-to-Wafer Hybrid Bonding for the Next Generation Advanced 3D Packaging
    Hung, Raymond
    See, Gilbert
    Wang, Ying
    Yong, Chang Bum
    Zheng, Ke
    Chang, Yauloong
    Shantaram, Avi
    Wang, Ruiping
    Sundarrajan, Arvind
    Abdilla, Jonathan
    Hegde, Nithyananda
    Schmid, Stefan
    Bikaljevic, Djuro
    Glantschnig, Manfred
    PROCEEDINGS OF THE IEEE 74TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC 2024, 2024, : 778 - 783
  • [7] Die-to-Wafer 3D Interconnections Operating at Sub-Kelvin Temperatures for Quantum Computation
    Thomas, Candice
    Charbonnier, Jean
    Garnier, Arnaud
    Bresson, Nicolas
    Fournel, Frank
    Renet, Sebastien
    Franiatte, Remi
    David, Nadine
    Thiney, Vivien
    Urdampilleta, Matias
    Meunier, Tristan
    Vinet, Maud
    2020 IEEE 8TH ELECTRONICS SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE (ESTC), 2020,
  • [8] High Precision Direct Transfer Bonding for Submicron Die-to-wafer in 3D/Heterogeneous Integration
    Sano, Ichiro
    Yamada, Katsuya
    Hirai, Yuya
    Yamagishi, Masanori
    Takyu, Shinya
    Fumita, Yusuke
    Kurita, Yoichiro
    2024 IEEE 10TH ELECTRONICS SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE, ESTC 2024, 2024,
  • [9] Multi-tier die stacking through collective die-to-wafer hybrid bonding.
    Kennes, Koen
    Lin, Ye
    Suhard, Samuel
    Bex, Pieter
    Cuypers, Dieter H.
    Guerrero, Alice
    Bumueller, Dennis
    Phommahaxay, Alain
    Beyer, Gerald
    Beyne, Eric
    PROCEEDINGS OF THE IEEE 74TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC 2024, 2024, : 637 - 642
  • [10] Die-to-Wafer (D2W) Processing and Reliability for 3D Packaging of Advanced Node Logic
    England, Luke
    Fisher, Daniel
    Rivera, Katie
    Guthrie, Bill
    Kuo, Ping-Jui
    Lee, Chang-Chi
    Hsu, Che-Ming
    Min, Fan-Yu
    Kang, Kuo-Chang
    Weng, Chen-Yuan
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 600 - 606