Die-to-Wafer 3D Integration Technology for High Yield and Throughput

被引:0
|
作者
Sakuma, Katsuyuki [1 ]
Andry, Paul S.
Tsang, Cornelia K.
Oyama, Yukifumi
Patel, Chirag S.
Sueoka, Kuniaki [1 ]
Sprogis, Edmund J.
Knickerbocker, John U.
机构
[1] IBM Corp, Tokyo Res Lab, Kanagawa 2428502, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-Dimensional (3D) devices are attractive to overcome serious interconnect scaling problems and extend the CMOS performance roadmap. It also offers possibilities for integrating different components using various technologies that reduce the process complexity and increase the functionality. This paper illustrates different 3D integration approaches such as die-to-die, die-to-wafer, and wafer-to-wafer. We describe a die cavity technology for die-to-wafer integration with high yield and throughput, followed by a description of the key process technology elements which are needed for 3D integration, and then cover 3D test vehicle fabrication and assembly. Results demonstrate that multiple 70-mu m thick dies with through silicon vias (TSVs) at multiple locations can be successfully stacked on a wafer using lead-free solder interconnections in a single bonding step. Thermal reliability testing was done and the resistances of the TSVs and lead-free solder interconnects were monitored up to 1,000 cycles with no failures occurring.
引用
收藏
页码:201 / 210
页数:10
相关论文
共 50 条
  • [1] Characterization of stacked die using die-to-wafer integration for high yield and throughput
    Sakuma, K.
    Andry, P. S.
    Tsang, C. K.
    Sueoka, K.
    Oyama, Y.
    Patel, C.
    Dang, B.
    Wright, S. L.
    Webb, B. C.
    Sprogis, E.
    Polastre, R.
    Horton, R.
    Knickerbocker, J. U.
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 18 - +
  • [2] Collective Die-to-Wafer Self-Assembly for High Alignment Accuracy and High Throughput 3D Integration
    Bond, Alice
    Bourjot, Emilie
    Borel, Stephan
    Enot, Thierry
    Montmeat, Pierre
    Sanchez, Loic
    Fournel, Frank
    Swan, Johanna
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 168 - 176
  • [3] High Precision Direct Transfer Bonding for Submicron Die-to-wafer in 3D/Heterogeneous Integration
    Sano, Ichiro
    Yamada, Katsuya
    Hirai, Yuya
    Yamagishi, Masanori
    Takyu, Shinya
    Fumita, Yusuke
    Kurita, Yoichiro
    2024 IEEE 10TH ELECTRONICS SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE, ESTC 2024, 2024,
  • [4] Test Cost Analysis for 3D Die-to-Wafer Stacking
    Taouil, Mottaqiallah
    Hamdioui, Said
    Beenakker, Kees
    Marinissen, Erik Jan
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 435 - 441
  • [5] Power Delivery Pathfinding for Emerging Die-to-Wafer Integration Technology
    Kahng, Andrew B.
    Kang, Seokhyeong
    Kim, Seungwon
    Samadi, Kambiz
    Xu, Bangqi
    2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2019, : 842 - 847
  • [6] A High Throughput Two- Stage Die-to-Wafer Thermal Compression Bonding Scheme for Heterogeneous Integration
    Sahoo, Krutikesh
    Ren, Haoxiang
    Iyer, Subramanian S.
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 362 - 366
  • [7] Test Impact on the Overall Die-to-Wafer 3D Stacked IC Cost
    Mottaqiallah Taouil
    Said Hamdioui
    Kees Beenakker
    Erik Jan Marinissen
    Journal of Electronic Testing, 2012, 28 : 15 - 25
  • [8] Demonstration of a collective hybrid die-to-wafer integration
    Suhard, Samuel
    Phommahaxay, Alain
    Kennes, Koen
    Bex, Pieter
    Fodor, Ferenc
    Slabbekoorn, Maarten Liebens John
    Miller, Andy
    Beyer, Gerald
    Beyne, Eric
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 1315 - 1321
  • [9] HETEROGENEOUS INTEGRATION BY COLLECTIVE DIE-TO-WAFER BONDING
    Uhrmann, Thomas
    Burggraf, Juergen
    Eibelhuber, Martin
    2018 INTERNATIONAL WAFER LEVEL PACKAGING CONFERENCE (IWLPC), 2018,
  • [10] Test Impact on the Overall Die-to-Wafer 3D Stacked IC Cost
    Taouil, Mottaqiallah
    Hamdioui, Said
    Beenakker, Kees
    Marinissen, Erik Jan
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (01): : 15 - 25