Die-to-Wafer 3D Integration Technology for High Yield and Throughput

被引:0
|
作者
Sakuma, Katsuyuki [1 ]
Andry, Paul S.
Tsang, Cornelia K.
Oyama, Yukifumi
Patel, Chirag S.
Sueoka, Kuniaki [1 ]
Sprogis, Edmund J.
Knickerbocker, John U.
机构
[1] IBM Corp, Tokyo Res Lab, Kanagawa 2428502, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-Dimensional (3D) devices are attractive to overcome serious interconnect scaling problems and extend the CMOS performance roadmap. It also offers possibilities for integrating different components using various technologies that reduce the process complexity and increase the functionality. This paper illustrates different 3D integration approaches such as die-to-die, die-to-wafer, and wafer-to-wafer. We describe a die cavity technology for die-to-wafer integration with high yield and throughput, followed by a description of the key process technology elements which are needed for 3D integration, and then cover 3D test vehicle fabrication and assembly. Results demonstrate that multiple 70-mu m thick dies with through silicon vias (TSVs) at multiple locations can be successfully stacked on a wafer using lead-free solder interconnections in a single bonding step. Thermal reliability testing was done and the resistances of the TSVs and lead-free solder interconnects were monitored up to 1,000 cycles with no failures occurring.
引用
收藏
页码:201 / 210
页数:10
相关论文
共 50 条
  • [41] 3D die-to-wafer Cu/Sn microconnects formed simultaneously with an adhesive dielectric bond using thermal compression bonding
    Pozder, Scott
    Jain, Ankur
    Chatterjee, Ritwik
    Huang, Zhihong
    Jones, Robert E.
    Acosta, Eddie
    Marlin, Bill
    Hillmann, Gerhard
    Sobczak, Martin
    Kreindl, Gerald
    Kanagavel, Senthil
    Kostner, Hannes
    Pargfrieder, Stefan
    PROCEEDINGS OF THE IEEE 2008 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2008, : 46 - +
  • [42] Self-Assembly process for 3D Die-to-Wafer using direct bonding: A step forward toward process automatisation
    Jouve, Amandine
    Sanchez, Loic
    Castan, Clement
    Laugier, Maxence
    Rolland, Emmanuel
    Montmayeul, Brigitte
    Franiatte, Remi
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 225 - 234
  • [43] Wafer thinning for monolithic 3D integration
    Jindal, A
    Lu, JQ
    Kwon, Y
    Rajagopalan, G
    McMahon, JJ
    Zeng, AY
    Flesher, HK
    Cale, TS
    Gutmann, RJ
    MATERIALS, TECHNOLOGY AND RELIABILITY FOR ADVANCED INTERCONNECTS AND LOW-K DIELECTRICS-2003, 2003, 766 : 21 - 26
  • [44] Maximizing the Functional Yield of Wafer-to-Wafer 3-D Integration
    Reda, Sherief
    Smith, Gregory
    Smith, Larry
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (09) : 1357 - 1362
  • [45] Comparative life cycle assessment of hybrid bonding and copper pillar die-to-wafer 3D integrations for sub-THz applications
    Roulleau, Lea
    Vauche, Laura
    Valorge, Olivier
    Dubarry, Christophe
    Di Cioccio, Lea
    2023 18TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE, EUMIC, 2023, : 390 - 393
  • [46] Die/Wafer Stacking with Reciprocal Design Symmetry (RDS) for Mask Reuse in Three-dimensional (3D) Integration Technology
    Alam, Syed M.
    Jones, Robert E.
    Pozder, Scott
    Jain, Ankur
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 569 - +
  • [47] Yield Improvement for 3D Wafer-to-Wafer Stacked Memories
    Taouil, Mottaqiallah
    Hamdioui, Said
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (04): : 523 - 534
  • [48] Yield Improvement for 3D Wafer-to-Wafer Stacked Memories
    Mottaqiallah Taouil
    Said Hamdioui
    Journal of Electronic Testing, 2012, 28 : 523 - 534
  • [49] 3D Stacked IC demonstrator using Hybrid Collective Die-to-Wafer Bonding with copper Through Silicon Vias (TSV)ac
    Van Olmen, J.
    Coenen, J.
    Dehaene, W.
    De Meyer, K.
    Huyghebaert, C.
    Jourdain, A.
    Katti, Guruprasad
    Mercha, A.
    Rakowski, M.
    Stucchi, M.
    Travaly, Y.
    Beyne, E.
    Swinnen, B.
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 12 - +
  • [50] Multichip thinning technology with temporary bonding for multichip-to-wafer 3D integration
    Lee, Sungho
    Liang, Rui
    Miwa, Yuki
    Kino, Hisashi
    Fukushima, Takafumi
    Tanaka, Tetsu
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2020, 59 (SB)