Die-to-Wafer 3D Integration Technology for High Yield and Throughput

被引:0
|
作者
Sakuma, Katsuyuki [1 ]
Andry, Paul S.
Tsang, Cornelia K.
Oyama, Yukifumi
Patel, Chirag S.
Sueoka, Kuniaki [1 ]
Sprogis, Edmund J.
Knickerbocker, John U.
机构
[1] IBM Corp, Tokyo Res Lab, Kanagawa 2428502, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-Dimensional (3D) devices are attractive to overcome serious interconnect scaling problems and extend the CMOS performance roadmap. It also offers possibilities for integrating different components using various technologies that reduce the process complexity and increase the functionality. This paper illustrates different 3D integration approaches such as die-to-die, die-to-wafer, and wafer-to-wafer. We describe a die cavity technology for die-to-wafer integration with high yield and throughput, followed by a description of the key process technology elements which are needed for 3D integration, and then cover 3D test vehicle fabrication and assembly. Results demonstrate that multiple 70-mu m thick dies with through silicon vias (TSVs) at multiple locations can be successfully stacked on a wafer using lead-free solder interconnections in a single bonding step. Thermal reliability testing was done and the resistances of the TSVs and lead-free solder interconnects were monitored up to 1,000 cycles with no failures occurring.
引用
收藏
页码:201 / 210
页数:10
相关论文
共 50 条
  • [21] Die-to-Wafer (D2W) Processing and Reliability for 3D Packaging of Advanced Node Logic
    England, Luke
    Fisher, Daniel
    Rivera, Katie
    Guthrie, Bill
    Kuo, Ping-Jui
    Lee, Chang-Chi
    Hsu, Che-Ming
    Min, Fan-Yu
    Kang, Kuo-Chang
    Weng, Chen-Yuan
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 600 - 606
  • [22] Self-Assembly Technologies with High-Precision Chip Alignment and Fine-Pitch Microbump Bonding for Advanced Die-to-Wafer 3D Integration
    Fukushima, T.
    Ohara, Y.
    Murugesan, M.
    Bea, J. -C.
    Lee, K. -W.
    Tanaka, T.
    Koyanagi, M.
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 2050 - 2055
  • [23] Impact of Super-long-throw PVD on TSV Metallization and Die-to-Wafer 3D Integration Based on Via-last
    Shen, Jiayi
    Liu, Chang
    Hoshi, Tadaaki
    Sinoda, Atsushi
    Kino, Hisashi
    Tanaka, Tetsu
    Mariappan, Murugesan
    Koyanagi, Mitsumasa
    Fukushima, Takafumi
    2023 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE, 3DIC, 2023,
  • [24] Block-level Designs of Die-to-Wafer Bonded 3D ICs and Their Design Quality Tradeoffs
    Athikulwongse, Krit
    Kim, Dae Hyun
    Jung, Moongon
    Lim, Sung Kyu
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 687 - 692
  • [25] Through Wafer Via Technology for MEMS and 3D Integration
    Rimskog, Magnus
    32nd IEEE/CPMT International Electronic Manufacturing Technology Symposium, 2007, : 174 - 177
  • [26] Multichip Self-Assembly Technology for Advanced Die-to-Wafer 3-D Integration to Precisely Align Known Good Dies in Batch Processing
    Fukushima, Takafumi
    Iwata, Eiji
    Ohara, Yuki
    Murugesan, Mariappan
    Bea, Jichoel
    Lee, Kangwook
    Tanaka, Tetsu
    Koyanagi, Mitsumasa
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (12): : 1873 - 1884
  • [27] Demonstration of a collective hybrid die-to-wafer integration using glass carrier
    Suhard, Samuel
    Kennes, Koen
    Bex, Pieter
    Jourdain, Anne
    Teugels, Lieve
    Walsby, Edward
    Bolton, Chris
    Patel, Jash
    Ashraf, Huma
    Barnett, Richard
    Fodor, Ferenc
    Phommahaxay, Alain
    La Tulipe, Douglas
    Beyer, Gerald
    Beyne, Eric
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 2064 - 2070
  • [28] Self-Assembly Technology for Reconfigured Wafer-to-Wafer 3D Integration
    Fukushima, T.
    Iwata, E.
    Lee, K. -W.
    Tanaka, T.
    Koyanagi, M.
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1050 - 1055
  • [29] Novel Low Temperature 3D Wafer Stacking Technology for High Density Device Integration
    Radu, I.
    Gaudin, G.
    van den Daele, W.
    Letertre, F.
    Mazure, C.
    Di Cioccio, L.
    Lacave, T.
    Mazen, F.
    Cristoloveanu, S.
    2013 PROCEEDINGS OF THE EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC), 2013, : 151 - 154
  • [30] Modeling Location Based Wafer Die Yield Variation in Estimating 3D Stacked IC Yield from Wafer to Wafer Stacking
    Singh, Eshan
    2014 IEEE 32ND VLSI TEST SYMPOSIUM (VTS), 2014,