Die-to-Wafer 3D Integration Technology for High Yield and Throughput

被引:0
|
作者
Sakuma, Katsuyuki [1 ]
Andry, Paul S.
Tsang, Cornelia K.
Oyama, Yukifumi
Patel, Chirag S.
Sueoka, Kuniaki [1 ]
Sprogis, Edmund J.
Knickerbocker, John U.
机构
[1] IBM Corp, Tokyo Res Lab, Kanagawa 2428502, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-Dimensional (3D) devices are attractive to overcome serious interconnect scaling problems and extend the CMOS performance roadmap. It also offers possibilities for integrating different components using various technologies that reduce the process complexity and increase the functionality. This paper illustrates different 3D integration approaches such as die-to-die, die-to-wafer, and wafer-to-wafer. We describe a die cavity technology for die-to-wafer integration with high yield and throughput, followed by a description of the key process technology elements which are needed for 3D integration, and then cover 3D test vehicle fabrication and assembly. Results demonstrate that multiple 70-mu m thick dies with through silicon vias (TSVs) at multiple locations can be successfully stacked on a wafer using lead-free solder interconnections in a single bonding step. Thermal reliability testing was done and the resistances of the TSVs and lead-free solder interconnects were monitored up to 1,000 cycles with no failures occurring.
引用
收藏
页码:201 / 210
页数:10
相关论文
共 50 条
  • [31] Chip-to-wafer stacking technology for 3D system integration
    Klumpp, A
    Merkel, R
    Wieland, R
    Ramm, P
    53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, : 1080 - 1083
  • [32] Advanced wafer thinning technology and feasibility test for 3D integration
    Kim, Young Suk
    Maeda, Nobuhide
    Kitada, Hideki
    Fujimoto, Koji
    Kodama, Shoichi
    Kawai, Akihito
    Arai, Kazuhisa
    Suzuki, Kousuke
    Nakamura, Tomoji
    Ohba, Takayuki
    MICROELECTRONIC ENGINEERING, 2013, 107 : 65 - 71
  • [33] Wafer-level bonding/stacking technology for 3D integration
    Ko, Cheng-Ta
    Chen, Kuan-Neng
    MICROELECTRONICS RELIABILITY, 2010, 50 (04) : 481 - 488
  • [35] Wafer Thinning for 3D Integration
    Fuentes, Ricardo I.
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [36] First Integration of Cu TSV Using Die-to-Wafer Direct Bonding and Planarization
    Leduc, Patrick
    Assous, Myriam
    Di Cioccio, Lea
    Zussy, Marc
    Signamarcheix, Thomas
    Roman, Antonio
    Rousseau, Maxime
    Verrun, Sophie
    Bally, Laurent
    Bouchu, David
    Cadix, Lionel
    Farcy, Alexis
    Sillon, Nicolas
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 1 - +
  • [37] Integration And Process Challenges Of Self Assembly Applied To Die-To-Wafer Hybrid Bonding
    Bourjot, Emilie
    Bond, Alice
    Nadi, Noura
    Enot, Thierry
    Sanchez, Loic
    Montmeat, Pierre
    Martin, Benoit
    Campo, Alain
    Fournel, Frank
    Eid, Feras
    Swan, Johanna
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 1397 - 1402
  • [38] 300-mm Wafer 3D Integration Technology using Hybrid Wafer Bonding
    Hozawa, Kazuyuki
    Aoki, Mayu
    Hanaoka, Yuko
    Takeda, Kenichi
    2013 8TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2013, : 51 - 54
  • [39] DEVELOPMENT OF LOW TEMPERATURE DIRECT BOND INTERCONNECT TECHNOLOGY FOR DIE-TO-WAFER AND DIE-TO-DIE APPLICATIONS-STACKING, YIELD IMPROVEMENT, RELIABILITY ASSESSMENT
    Gao, Guilian
    Mirkarimi, Laura
    Workman, Thomas
    Guevara, Gabe
    Theil, Jeremy
    Uzoh, Cyprian
    Fountain, Gill
    Lee, Bongsub
    Mrozek, Pawel
    Huynh, Michael
    Katkar, Rajesh
    2018 INTERNATIONAL WAFER LEVEL PACKAGING CONFERENCE (IWLPC), 2018,
  • [40] 3D FO package technology using bridge die for high number of chiplets integration
    Zhuang, Jiaming
    Li, Shangxuan
    Zhang, X. C.
    Chen, Ivan
    Chen, Bruce
    Hsieh, Simon
    Yang, Bohan
    Chung, C. Key
    Xia, Xin
    2023 24TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2023,