TOV: Sequential Test Generation by Ordering of Test Vectors

被引:10
|
作者
Pomeranz, Irith [1 ]
Reddy, Sudhakar M. [2 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
[2] Univ Iowa, Dept Elect & Comp Engn, Iowa City, IA 52242 USA
关键词
Stuck-at faults; synchronous sequential circuits; test generation; TEST SEQUENCES;
D O I
10.1109/TCAD.2010.2041985
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We describe a new approach to test generation for stuck-at faults in synchronous sequential circuits. Under this approach, the input vectors comprising the test sequence are fixed in advance. The process of generating the test sequence consists of ordering the precomputed input vectors such that the resulting test sequence has as high a fault coverage as possible. The advantage of this approach is that its computational complexity is limited by limiting the search space to a given set of input vectors and a given test sequence length. We describe a specific implementation of this approach. Experimental results demonstrate that restricting the search space to a fixed number of precomputed input vectors is sufficient for achieving the highest known fault coverage, or a fault coverage close to it, for benchmark circuits.
引用
收藏
页码:454 / 465
页数:12
相关论文
共 50 条
  • [1] Generation of Test Vectors for Test Systems of Electronic Modules
    Nikonov, Aleksandr V.
    2019 DYNAMICS OF SYSTEMS, MECHANISMS AND MACHINES (DYNAMICS), 2019,
  • [2] Fsm Test: functional test generation for sequential circuits
    Politecnico di Milano, Milano, Italy
    Integr VLSI J, 3 (303-325):
  • [3] Compact test generation for full scan sequential circuits using multiple frame vectors
    Lee, DH
    Noh, HC
    ELECTRONICS LETTERS, 1999, 35 (03) : 182 - 183
  • [4] Subsets of Primary Input Vectors in Sequential Test Generation for Single Stuck-at Faults
    Pomeranz, Irith
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (10) : 1579 - 1583
  • [5] On the Use of Functional Test Generation in Diagnostic Test Generation for Synchronous Sequential Circuits
    Pomeranz, Irith
    Reddy, Sudhakar M.
    ELECTRONIC NOTES IN THEORETICAL COMPUTER SCIENCE, 2007, 174 (04) : 83 - 93
  • [6] Diagnostic test generation for sequential circuits
    Yu, XM
    Wu, J
    Rudnick, EM
    INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 225 - 234
  • [7] Generation of an ordered sequence of test vectors for single state transition faults in large sequential machines
    Goswami, S
    Chanda, A
    Choudhury, DR
    10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 279 - 284
  • [8] Reducibility of sequential test generation to combinational test generation for several delay fault models
    Iwagaki, T
    Ohtake, S
    Fujiwara, H
    ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 58 - 63
  • [9] A New Test Data Generation Method for Sequential Probability Ratio Test
    Seo, Changwoo
    Lim, Yonghwan
    Song, Wonseon
    Jang, Namyoung
    Jeon, Sungchae
    2008 14TH ASIA-PACIFIC CONFERENCE ON COMMUNICATIONS, (APCC), VOLS 1 AND 2, 2008, : 487 - +
  • [10] A Dynamic Test Compaction Method on Low Power Test Generation Based on Capture Safe Test Vectors
    Hosokawa, Toshinori
    Hirai, Atsushi
    Yamazaki, Hiroshi
    Arai, Masayuki
    2017 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2017, : 165 - 170