A hybrid CDAC-threshold configuring SAR ADC in 28nm FDSOI CMOS

被引:0
|
作者
Kilic, Mustafa [1 ]
Mavrogordatos, Themistoklis G. [2 ]
Leblebici, Yusuf [1 ]
机构
[1] Swiss Fed Inst Technol, Microelect Syst Lab, CH-1015 Lausanne, Switzerland
[2] Ctr Suisse Elect & Microtech, Zurich, Switzerland
关键词
SAR ADC; High speed ADC; Threshold configuring; Asynchronous logic; SINGLE-CHANNEL; SPEED; 6-BIT;
D O I
10.1007/s10470-018-1222-5
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a 9-bit 1.3 GS/s single channel SAR ADC is presented. In conventional SAR ADCs, the capacitive DAC size grows exponentially with respect to converter resolution. This results in both signal bandwidth and conversion speed reduction. The proposed architecture implements binary search through a redundant capacitive DAC for the 5 first MSBs and through programmable comparator thresholds for the remaining 4 LSBs. The DAC capacitance at the front-end remains small enough to achieve high sampling rate with increased input bandwidth. Two asynchronously clocked alternate comparators are used additionally to improve conversion speed. The ADC is designed and simulated in 28 nm FD-SOI CMOS. It consumes 4.1 mW from a 1 V supply, while achieving a SNDR of 52.1 dB and a Figure-of-Merit of 11.4 fJ/conversion-step.
引用
收藏
页码:397 / 404
页数:8
相关论文
共 50 条
  • [21] A Bluetooth Low Energy DCO in 28nm FDSOI
    Panetas-Felouris, Orfeas
    Vlassis, Spyridon
    Souliotis, George
    Panagiotopoulos, Vasileios
    2020 43RD INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING (TSP), 2020, : 321 - 324
  • [22] A mmW low power VCO with high tuning range in 28nm FDSOI CMOS technology
    Vallet, Mathieu
    Richard, Olivier
    Deval, Yann
    Belot, Didier
    2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 522 - 525
  • [23] A Reconfigurable Sense Amplifier with 3X Offset Reduction in 28nm FDSOI CMOS
    Khayatzadeh, Mahmood
    Frustaci, Fabio
    Blaauw, David
    Sylvester, Dennis
    Alioto, Massimo
    2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS), 2015,
  • [24] Impact of Gate Oxide Breakdown in Logic Gates from 28nm FDSOI CMOS technology
    Saliva, M.
    Cacho, F.
    Ndiaye, C.
    Huard, V.
    Angot, D.
    Bravaix, A.
    Anghel, L.
    2015 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2015,
  • [25] Design of hybrid flash-SAR ADC using an inverter based comparator in 28 nm CMOS
    Kumar, Dinesh B.
    Pandey, Sumit K.
    Gupta, Navneet
    Shrimali, Hitesh
    MICROELECTRONICS JOURNAL, 2020, 95
  • [26] A 9.78-ENOB 10 MS/s SAR ADC with a Common Mode Compensation Technique in a 28nm CMOS Node
    Perez, Jorge Angarita
    Garcia, Nicolas Orcasitas
    Hernandez, Hugo D.
    Ardila, Javier
    2024 37TH SBC/SBMICRO/IEEE SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, SBCCI 2024, 2024, : 30 - 34
  • [27] A 5GS/s 150mW 10b SHA-Less Pipelined/SAR Hybrid ADC in 28nm CMOS
    Brandolini, Massimo
    Shin, Young
    Raviprakash, Karthik
    Wang, Tao
    Wu, Rong
    Geddada, Hemasundar M.
    Ko, Yen-Jen
    Ding, Yen
    Huang, Chun-Sheng
    Shih, Wei-Ta
    Hsieh, Ming-Hung
    Chou, Wei-Te
    Li, Tianwei
    Shrivastava, Ayaskant
    Chen, Yi-Chun
    Hung, Juo-Jung
    Cusmai, Giuseppe
    Wu, Jiangfeng
    Zhang, Mo M.
    Unruh, Greg
    Venes, Ardie
    Sen Huang, Hung
    Chen, Chun-Ying
    2015 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2015, 58 : 468 - +
  • [28] Conductivity and reliability of 28nm FDSOI Middle of the line dielectrics
    Federspiel, X.
    Nouguier, D.
    Ney, D.
    Ya, T.
    2017 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2017,
  • [29] A Back Biasing Voltage Generator for 28nm UTBB-FDSOI RVT CMOS Digital Circuits
    Pelicia, Marcos Mauricio
    Coimbra, Ricardo Pureza
    Zanetta, Pedro Barbosa
    2018 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2018), 2018, : 1 - 4
  • [30] 28nm node bulk vs FDSOI reliability comparison
    Federspiel, X.
    Angot, D.
    Rafik, M.
    Cacho, F.
    Bajolet, A.
    Planes, N.
    Roy, D.
    Haond, M.
    Arnaud, F.
    2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,