A hybrid CDAC-threshold configuring SAR ADC in 28nm FDSOI CMOS

被引:0
|
作者
Kilic, Mustafa [1 ]
Mavrogordatos, Themistoklis G. [2 ]
Leblebici, Yusuf [1 ]
机构
[1] Swiss Fed Inst Technol, Microelect Syst Lab, CH-1015 Lausanne, Switzerland
[2] Ctr Suisse Elect & Microtech, Zurich, Switzerland
关键词
SAR ADC; High speed ADC; Threshold configuring; Asynchronous logic; SINGLE-CHANNEL; SPEED; 6-BIT;
D O I
10.1007/s10470-018-1222-5
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a 9-bit 1.3 GS/s single channel SAR ADC is presented. In conventional SAR ADCs, the capacitive DAC size grows exponentially with respect to converter resolution. This results in both signal bandwidth and conversion speed reduction. The proposed architecture implements binary search through a redundant capacitive DAC for the 5 first MSBs and through programmable comparator thresholds for the remaining 4 LSBs. The DAC capacitance at the front-end remains small enough to achieve high sampling rate with increased input bandwidth. Two asynchronously clocked alternate comparators are used additionally to improve conversion speed. The ADC is designed and simulated in 28 nm FD-SOI CMOS. It consumes 4.1 mW from a 1 V supply, while achieving a SNDR of 52.1 dB and a Figure-of-Merit of 11.4 fJ/conversion-step.
引用
收藏
页码:397 / 404
页数:8
相关论文
共 50 条
  • [41] SLEEP TRANSISTOR DESIGN IN 28NM CMOS TECHNOLOGY
    Shi, Kaijian
    2013 IEEE 26TH INTERNATIONAL SOC CONFERENCE (SOCC), 2013, : 278 - 283
  • [42] Low-Power 56Gb/s NRZ Microring Modulator Driver in 28nm FDSOI CMOS
    Ramon, Hannes
    Vanhoecke, Michael
    Verbist, Jochem
    Soenen, Wouter
    De Heyn, Peter
    Ban, Yoojin
    Pantouvaki, Marianna
    Van Campenhout, Joris
    Ossieur, Peter
    Yin, Xin
    Bauwelinck, Johan
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2018, 30 (05) : 467 - 470
  • [43] A 0.35mW 12b 100MS/s SAR-Assisted Digital Slope ADC in 28nm CMOS
    Liu, Chun-Cheng
    2016 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2016, 59 : 462 - U650
  • [44] A 3.2mW SAR-assisted CTΔΣ ADC with 77.5dB SNDR and 40MHz BW in 28nm CMOS
    Cenci, P.
    Bolatkale, M.
    Rutten, R.
    Ganzerli, M.
    Lassche, G.
    Makinwa, K.
    Breems, L.
    2019 SYMPOSIUM ON VLSI CIRCUITS, 2019, : C230 - C231
  • [45] Parameter Extraction for a Simplified EKV-model in a 28nm FDSOI Technology
    Bajer, Konstantin
    Paul, Steffen
    Peters-Drolshagen, Dagmar
    PROCEEDINGS OF 2020 27TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES), 2020, : 45 - 49
  • [46] Energy Efficiency Optimization for Digital Applications in 28nm UTBB FDSOI Technology
    Amara, Amara
    Gupta, Navneet
    Shaik, Khaja Ahmad
    Anghel, Costin
    Hoh, Kiyoo
    2015 22ND INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2015, : 23 - 23
  • [47] Design of ULV ULP LNAs Exploiting FBB in FDSOI 28nm Technology
    Aragones, Xavier
    Alvarez, Alex
    Pablo Rovayo, Juan
    Altet, Josep
    Mateo, Diego
    2019 XXXIV CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS), 2019,
  • [48] A Model Predictive Control Equalization Transmitter for Asymmetric Interfaces in 28nm FDSOI
    Kim, Taehwan
    Bhargava, Pavan
    Stojanovic, Vladimir
    2016 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2016, : 237 - 240
  • [49] A Double-Latch.Comparator for Multi-GS/s SAR ADCs in 28nm CMOS
    Ma, Pingshun
    Chen, Yongzhen
    Wu, Jiangfeng
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [50] A 12b 10GS/s Interleaved Pipeline ADC in 28nm CMOS Technology
    Devarajan, Siddharth
    Singer, Larry
    Kelly, Dan
    Kosic, Steve
    Pan, Tao
    Silva, Jose
    Brunsilius, Janet
    Rey-Losada, Daniel
    Murden, Frank
    Speir, Carroll
    Bray, Jeff
    Otte, Eric
    Rakuljic, Nevena
    Brown, Phil
    Weigandt, Todd
    Yu, Qicheng
    Paterson, Donald
    Petersen, Corey
    Gealow, Jeffrey
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 288 - 288