A hybrid CDAC-threshold configuring SAR ADC in 28nm FDSOI CMOS

被引:0
|
作者
Kilic, Mustafa [1 ]
Mavrogordatos, Themistoklis G. [2 ]
Leblebici, Yusuf [1 ]
机构
[1] Swiss Fed Inst Technol, Microelect Syst Lab, CH-1015 Lausanne, Switzerland
[2] Ctr Suisse Elect & Microtech, Zurich, Switzerland
关键词
SAR ADC; High speed ADC; Threshold configuring; Asynchronous logic; SINGLE-CHANNEL; SPEED; 6-BIT;
D O I
10.1007/s10470-018-1222-5
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a 9-bit 1.3 GS/s single channel SAR ADC is presented. In conventional SAR ADCs, the capacitive DAC size grows exponentially with respect to converter resolution. This results in both signal bandwidth and conversion speed reduction. The proposed architecture implements binary search through a redundant capacitive DAC for the 5 first MSBs and through programmable comparator thresholds for the remaining 4 LSBs. The DAC capacitance at the front-end remains small enough to achieve high sampling rate with increased input bandwidth. Two asynchronously clocked alternate comparators are used additionally to improve conversion speed. The ADC is designed and simulated in 28 nm FD-SOI CMOS. It consumes 4.1 mW from a 1 V supply, while achieving a SNDR of 52.1 dB and a Figure-of-Merit of 11.4 fJ/conversion-step.
引用
收藏
页码:397 / 404
页数:8
相关论文
共 50 条
  • [31] A high performance 90 nm CMOS SAR ADC with hybrid architecture
    Tong Xingyuan
    Chen Jianming
    Zhu Zhangming
    Yang Yintang
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (01)
  • [32] A high performance 90 nm CMOS SAR ADC with hybrid architecture
    佟星元
    陈剑鸣
    朱樟明
    杨银堂
    半导体学报, 2010, 31 (01) : 51 - 57
  • [33] A 12-bit 104-MS/s SAR ADC in 28nm CMOS for Digitally-Assisted Wireless Transmitters
    Tseng, Wei-Hsin
    Lee, Wei-Liang
    Huang, Chang-Yang
    Chiu, Pao-Cheng
    2015 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2015, : 61 - 64
  • [34] Optimizing TSPC Frequency Dividers for Always-On Low-Frequency Applications in 28nm FDSOI CMOS
    Xu, Pengcheng
    Gimeno, Cecilia
    Bol, David
    2017 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2017,
  • [35] Implementation of a tunable spiking neuron for STDP with memristors in FDSOI 28nm
    Camunas-Mesa, Luis A.
    Linares-Barranco, Bernabe
    Serrano-Gotarredona, Teresa
    2020 2ND IEEE INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE CIRCUITS AND SYSTEMS (AICAS 2020), 2020, : 94 - 98
  • [36] A Mixed Method to Mitigate the TID Effects on 28nm FDSOI Transistors
    Acuna, A. Urena
    Armani, J. M.
    Slimani, M.
    Casse, M.
    Dollfus, P.
    2020 20TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS 2020), 2022, : 116 - 121
  • [37] An 8-b 8-GS/s Time-Interleaved SAR ADC With Foreground Offset Calibration in 28nm CMOS
    Yang, Zhanpeng
    Xing, Xinpeng
    Zheng, Xinfa
    Feng, Haigang
    Fu, Hongyan
    Gielen, Georges
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 181 - 184
  • [38] A 5GS/s 10b 76mW Time-interleaved SAR ADC in 28nm CMOS
    Fang, Jie
    Thirunakkarasu, Shankar
    Yu, Xuefeng
    Silva-Rivas, Fabian
    Kim, Kwang Young
    Zhang, Chaoming
    Singor, Frank
    2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2015,
  • [39] A Compiled 3.5fJ/conv.step 9b 20MS/s SAR ADC for Wireless Applications in 28nm FDSOI
    Wulff, Carsten
    Ytterdal, Trond
    ESSCIRC CONFERENCE 2016, 2016, : 177 - 180
  • [40] A 5 GHz CT ΔΣ ADC with 250MHz Signal Bandwidth in 28 nm-FDSOI CMOS
    Tan, Siyu
    Sundstrom, Lars
    Palm, Mattias
    Mattisson, Sven
    Andreani, Pietro
    2019 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2019,