Power-Rail ESD Clamp Circuit with Parasitic-BJT and Channel Parallel Shunt Paths to Achieve Enhanced Robustness

被引:3
|
作者
Wang, Yuan [1 ]
Lu, Guangyi [1 ]
Wang, Yize [1 ]
Zhang, Xing [1 ]
机构
[1] Peking Univ, Inst Microelect, Beijing 100871, Peoples R China
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2017年 / E100C卷 / 03期
关键词
electrostatic discharge (ESD); robustness; false-triggering immunity; transmission-line-pulsing (TLP) test; NANOSCALE CMOS TECHNOLOGY; PROTECTION; DESIGN; NMOS;
D O I
10.1587/transele.E100.C.344
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work reports a novel power-rail electrostatic discharge (ESD) clamp circuit with parasitic bipolar-junction-transistor (BJT) and channel parallel shunt paths. The parallel shunt paths are formed by delivering a tiny ratio of drain voltage to the gate terminal of the clamp device in ESD events. Under such a mechanism, the proposed circuit achieves enhanced robustness over those of both gate-grounded NMOS (ggNMOS) and the referenced gate-coupled NMOS (gcNMOS). Besides, the proposed circuit also achieves improved fast power-up immunity over that of the referenced gcNMOS. All investigated designs are fabricated in a 65-nm CMOS process. Transmission-line-pulsing (TLP) and human-body-model (HBM) test results have both confirmed the performance enhancements of the proposed circuit. Finally, the validity of the achieved performance enhancements on other trigger circuits is essentially revealed in this work.
引用
收藏
页码:344 / 347
页数:4
相关论文
共 45 条
  • [31] Metal-layer capacitors in the 65 nm CMOS process and the application for low-leakage power-rail ESD clamp circuit
    Chiu, Po-Yen
    Ker, Ming-Dou
    MICROELECTRONICS RELIABILITY, 2014, 54 (01) : 64 - 70
  • [32] Area-Efficient Power-Rail ESD Clamp Circuit With False-Trigger Immunity in 28nm CMOS Process
    Shen, Zilong
    Wang, Yize
    Zhang, Xing
    Wang, Yuan
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2022, 10 : 876 - 884
  • [33] New Low-Leakage Power-Rail ESD Clamp Circuit in a 65-nm Low-Voltage CMOS Process
    Ker, Ming-Dou
    Chiu, Po-Yen
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2011, 11 (03) : 474 - 483
  • [34] Fully Integrated GaN-on-Silicon Power-Rail ESD Clamp Circuit Without Transient Leakage Current During Normal Power-on Operation
    Wang, Wei-Cheng
    Ker, Ming-Dou
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2024, 12 : 760 - 769
  • [35] Resistor-Less Power-Rail ESD Clamp Circuit with Ultra-Low Leakage Current in 65nm CMOS Process
    Yeh, Chih-Ting
    Ker, Ming-Dou
    2013 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2013,
  • [36] Design of GaN-on-Silicon Power-Rail ESD Clamp Circuit With Ultralow Leakage Current and Dynamic Timing-Voltage Detection Function
    Ke, Chao-Yang
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2025, 72 (03) : 1066 - 1074
  • [37] On the Design of Power-Rail ESD Clamp Circuit with Consideration of Gate Leakage Current in 65-nm Low-Voltage CMOS Process
    Ker, Ming-Dou
    Chiu, Po-Yen
    Tsai, Fu-Yi
    Chang, Yeong-Jar
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 2281 - +
  • [38] Design of 2xVDD-Tolerant Power-Rail ESD Clamp Circuit With Consideration of Gate Leakage Current in 65-nm CMOS Technology
    Wang, Chang-Tzu
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (06) : 1460 - 1465
  • [39] A Novel Low-leakage Power-rail ESD Clamp Circuit with Adjustable Triggering Voltage and Superior False-triggering Immunity for Nanoscale Applications
    Lu, Guangyi
    Wang, Yuan
    Cao, Jian
    Jia, Song
    Zhang, Xing
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 265 - 268
  • [40] Design of Power-Rail ESD Clamp Circuit with Adjustable Holding Voltage against Mis-trigger or Transient-Induced Latch-On Events
    Yeh, Chih-Ting
    Liang, Yung-Chih
    Ker, Ming-Dou
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1403 - 1406