Efficient hardware controller synthesis for synchronous dataflow graph in system level design

被引:13
|
作者
Jung, H [1 ]
Lee, K [1 ]
Ha, S [1 ]
机构
[1] Seoul Natl Univ, Sch Elect Engn & Comp Sci, Seoul 151744, South Korea
关键词
data flow graph (DFG); synchronous data flow (SDF); system level design; VHDL;
D O I
10.1109/TVLSI.2002.807765
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper concerns automatic hardware synthesis from data flow graph (DFG) specification in system level design. In the presented design methodology, each node of a data flow graph represents a hardware library module that contains a synthesizable VHDL code. Our proposed technique automatically synthesizes a clever control structure, cascaded counter controller, that supports asynchronous interaction with outside modules while efficiently implementing the synchronous dataflow semantics of the graph at the same time. Through comparison with previous works with some examples, the novelty of the proposed technique is demonstrated.
引用
收藏
页码:423 / 428
页数:6
相关论文
共 50 条
  • [31] CHDL - An approach for hardware design at the system level
    Forczek, M
    DESDES '1: PROCEEDINGS OF THE INTERNATIONAL WORKSHOP ON DISCRETE-EVENT SYSTEM DESIGN, 2001, : 203 - 208
  • [32] Separating Controller Design from Closed-Loop Design: A New Perspective on System-Level Controller Synthesis
    Li, Jing Shuang
    Ho, Dimitar
    2020 AMERICAN CONTROL CONFERENCE (ACC), 2020, : 3529 - 3534
  • [33] Design Fuzzy Controller for Synthesis Water Level
    Kamaleddin, Seyed
    Mashhadi, Mousavi
    Sareban, Elham
    Aminian, Amir
    JOURNAL OF MATHEMATICS AND COMPUTER SCIENCE-JMCS, 2014, 9 (04): : 300 - 313
  • [34] Design of Hardware-in-loop Testing System for Servo Controller
    Xing Bin
    Yu Jin-song
    Tian Li-mei
    EPLWW3S 2011: 2011 INTERNATIONAL CONFERENCE ON ECOLOGICAL PROTECTION OF LAKES-WETLANDS-WATERSHED AND APPLICATION OF 3S TECHNOLOGY, VOL 3, 2011, : 286 - 290
  • [35] The Hardware System Design of Vehicle Controller for Hybrid Urban Bus
    He, Peixiang
    Huang, Ruyi
    Zhu, Guanyu
    Shu, Hong
    2012 WORLD AUTOMATION CONGRESS (WAC), 2012,
  • [36] High-level system synthesis and optimization of dataflow programs for MPSoCs
    Bezati, E.
    Brunet, S. Casale
    Mattavelli, M.
    Janneck, J. W.
    2016 50TH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, 2016, : 417 - 421
  • [37] System Level Synthesis Of Dataflow Programs: HEVC Decoder Case Study
    Abid, Mariem
    Jerbi, Khaled
    Raulet, Mickael
    Deforges, Olivier
    Abid, Mohamed
    PROCEEDINGS OF THE 2013 ELECTRONIC SYSTEM LEVEL SYNTHESIS CONFERENCE (ESLSYN), 2013,
  • [38] Design of a synchronous position controller with a pneumatic cylinder driving system
    Jang, JS
    Kim, YB
    Lee, IY
    Yun, SN
    SICE 2004 ANNUAL CONFERENCE, VOLS 1-3, 2004, : 295 - 299
  • [39] A system-level approach to controller synthesis
    Wang Y.-S.
    Matni N.
    Doyle J.C.
    IEEE Transactions on Automatic Control, 2019, 64 (10) : 4079 - 4093
  • [40] System-level design for partially reconfigurable hardware
    Qu, Yang
    Tiensyrja, Kari
    Soininen, Juha-Pekka
    Nurmi, Jari
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2738 - +