Efficient hardware controller synthesis for synchronous dataflow graph in system level design

被引:13
|
作者
Jung, H [1 ]
Lee, K [1 ]
Ha, S [1 ]
机构
[1] Seoul Natl Univ, Sch Elect Engn & Comp Sci, Seoul 151744, South Korea
关键词
data flow graph (DFG); synchronous data flow (SDF); system level design; VHDL;
D O I
10.1109/TVLSI.2002.807765
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper concerns automatic hardware synthesis from data flow graph (DFG) specification in system level design. In the presented design methodology, each node of a data flow graph represents a hardware library module that contains a synthesizable VHDL code. Our proposed technique automatically synthesizes a clever control structure, cascaded counter controller, that supports asynchronous interaction with outside modules while efficiently implementing the synchronous dataflow semantics of the graph at the same time. Through comparison with previous works with some examples, the novelty of the proposed technique is demonstrated.
引用
收藏
页码:423 / 428
页数:6
相关论文
共 50 条
  • [21] A Markov reward model for reliable synchronous dataflow system design
    Kumar, VV
    Verma, R
    Lach, J
    Dugan, JB
    2004 INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2004, : 817 - 825
  • [22] An efficient hardware design approach from system-level specification
    Sheu, MH
    Shieh, MD
    Liu, SW
    Dou, C
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1213 - 1216
  • [23] Dynamic configuration of dataflow graph topology for DSP system design
    Ko, DI
    Bhattacharyya, SS
    2005 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS 1-5: SPEECH PROCESSING, 2005, : 69 - 72
  • [24] SynDFG: Synthetic Dataflow Graph Generator for High-level Synthesis
    Sinha, Sharad
    Zhang, Wei
    PROCEEDINGS OF THE SIXTH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ASQED 2015, 2015, : 50 - 55
  • [25] Autonomous buffer controller design for concurrent execution in block level pipelined dataflow
    Sadasivam, M
    Hong, SJ
    VLSI 2004: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS, 2004, : 303 - 304
  • [26] New advances of high-level synthesis for efficient and reliable hardware design
    Campbell, Keith
    Zuo, Wei
    Chen, Deming
    INTEGRATION-THE VLSI JOURNAL, 2017, 58 : 189 - 214
  • [27] Dataflow transformations in high-level DSP system design
    Saha, Sankalita
    Puthenpurayil, Sebastian
    Bhattacharyya, Shuvra S.
    2006 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS, 2006, : 131 - +
  • [28] Hardware/software co-design and verification methodology from system level based on System Dependence Graph
    Sasaki, Shunsuke
    Nishihara, Tasuku
    Ando, Daisuke
    Fujita, Masahiro
    JOURNAL OF UNIVERSAL COMPUTER SCIENCE, 2007, 13 (13) : 1972 - 2001
  • [29] Energy-Efficient Synchronous Counter Design with Minimum Hardware Overhead
    Katreepalli, Raghava
    Haniotakis, Themistoklis
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 1423 - 1427
  • [30] SYNTHESIS OF OPTIMAL CONTROLLER FOR SYNCHRONOUS POWER-SYSTEM
    KHOBRAGADE, NT
    TAMASKAR, DG
    ELECTRIC POWER SYSTEMS RESEARCH, 1979, 2 (01) : 27 - 46