A framework for architecture-level lifetime reliability Modeling

被引:34
|
作者
Shin, Jeonghee [1 ]
Zyuban, Victor [1 ]
Hu, Zhigang [1 ]
Rivers, Jude A. [1 ]
Bose, Pradip [1 ]
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
D O I
10.1109/DSN.2007.8
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper tackles the issue of modeling chip lifetime reliability at the architecture level. We propose a new and robust structure-aware lifetime reliability model at the architecture-level, where devices only vulnerable to failure mechanisms and the effective stress condition of these devices are taken into account for the failure rate of microarchitecture structures. In addition, we present this reliability analysis framework based on a new concept, called the FIT of reference circuit or FORC, which allows architects to quantify failure rates without having to delve into low-level circuit- and technology-specific details of the implemented architecture. This is done through a one-time characterization of a reference circuit needed to quantify the reference FITs for each class of modeled failure mechanisms for a given technology and implementation style. With this new reliability modeling framework, architects are empowered to proceed with architecture-level reliability analysis independent of technological and environmental parameters.
引用
收藏
页码:534 / +
页数:2
相关论文
共 50 条
  • [31] Evaluating architecture-level optimization in packet processing caches
    Tanaka, Kyosuke
    Yamaki, Hayato
    Miwa, Shinobu
    Honda, Hiroki
    COMPUTER NETWORKS, 2020, 181
  • [32] An architecture-level graphics processing unit energy model
    Wang, Zhuowei
    Cheng, Lianglun
    Zhao, Wuqing
    Xiong, Naixue
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2016, 28 (10): : 2795 - 2810
  • [33] Using model differencing for architecture-level regression testing
    Muccini, Henry
    SEAA 2007: 33RD EUROMICRO CONFERENCE ON SOFTWARE ENGINEERING AND ADVANCED APPLICATIONS, PROCEEDINGS, 2007, : 59 - 66
  • [34] Architecture-Level Fault-Tolerance for Biomedical Implants
    Seepers, Robert M.
    Strydis, Christos
    Gaydadjiev, Georgi N.
    2012 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS (SAMOS): ARCHITECTURES, MODELING AND SIMULATION, 2012, : 104 - 112
  • [35] Empirical Study on the Effect of a Software Architecture Representation's Abstraction Level on the Architecture-Level Software Understanding
    Stevanetic, Srdjan
    Zdun, Uwe
    2014 14TH INTERNATIONAL CONFERENCE ON QUALITY SOFTWARE (QSIC 2014), 2014, : 359 - 364
  • [36] Architecture-level software performance abstractions for online, performance prediction
    Brosig, Fabian
    Huber, Nikolaus
    Kounev, Samuel
    SCIENCE OF COMPUTER PROGRAMMING, 2014, 90 : 71 - 92
  • [37] Innovative architecture-level power estimation methodology for godson processor
    Key Laboratory of Computer System and Architecture, Institute of Computing Technology, Chinese Academy of Sciences, Beijing 100080, China
    不详
    Jisuanji Yanjiu yu Fazhan, 2007, 5 (782-789):
  • [38] Architecture-level performance estimation method based on system-level profiling
    Ueda, K
    Sakanushi, K
    Takeuchi, Y
    Imai, M
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (01): : 12 - 19
  • [39] The Impact of Hierarchies on the Architecture-level Software Understandability - A Controlled Experiment
    Stevanetic, Srdjan
    Javed, Muhammad Atif
    Zdun, Uwe
    2015 24TH AUSTRALASIAN SOFTWARE ENGINEERING CONFERENCE (ASWEC 2015), 2015, : 98 - 107
  • [40] Accelergy: An Architecture-Level Energy Estimation Methodology for Accelerator Designs
    Wu, Yannan Nellie
    Emer, Joel S.
    Sze, Vivienne
    2019 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2019,