A framework for architecture-level lifetime reliability Modeling

被引:34
|
作者
Shin, Jeonghee [1 ]
Zyuban, Victor [1 ]
Hu, Zhigang [1 ]
Rivers, Jude A. [1 ]
Bose, Pradip [1 ]
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
D O I
10.1109/DSN.2007.8
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper tackles the issue of modeling chip lifetime reliability at the architecture level. We propose a new and robust structure-aware lifetime reliability model at the architecture-level, where devices only vulnerable to failure mechanisms and the effective stress condition of these devices are taken into account for the failure rate of microarchitecture structures. In addition, we present this reliability analysis framework based on a new concept, called the FIT of reference circuit or FORC, which allows architects to quantify failure rates without having to delve into low-level circuit- and technology-specific details of the implemented architecture. This is done through a one-time characterization of a reference circuit needed to quantify the reference FITs for each class of modeled failure mechanisms for a given technology and implementation style. With this new reliability modeling framework, architects are empowered to proceed with architecture-level reliability analysis independent of technological and environmental parameters.
引用
收藏
页码:534 / +
页数:2
相关论文
共 50 条
  • [21] Architecture-level synthesis for automatic interconnect pipelining
    Cong, J
    Fan, YP
    Zhang, ZR
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 602 - 607
  • [22] Architecture-level hazard analysis using AADL
    Wei, Xiaomin
    Dong, Yunwei
    Li, Xuelin
    Wong, W. Eric
    JOURNAL OF SYSTEMS AND SOFTWARE, 2018, 137 : 580 - 604
  • [23] Performance, Power, and Reliability Tradeoffs of STT-RAM Cell Subject to Architecture-Level Requirement
    Li, Hai
    Wang, Xiaobin
    Ong, Zhong-Liang
    Wong, Weng-Fai
    Zhang, Yaojun
    Wang, Peiyuan
    Chen, Yiran
    IEEE TRANSACTIONS ON MAGNETICS, 2011, 47 (10) : 2356 - 2359
  • [24] Architecture-level particular risk modeling and analysis for a cyber-physical system with AADL
    Ming-rui Xiao
    Yun-wei Dong
    Qian-wen Gou
    Feng Xue
    Yong-hua Chen
    Frontiers of Information Technology & Electronic Engineering, 2020, 21 : 1607 - 1625
  • [25] An Architecture-Level Specification for Automated Supervisory Controller Design
    Cabrera, Andres A. Alvarez
    Lopes, Gabriel A. D.
    Tomiyama, Tetsuo
    JOURNAL OF INTEGRATED DESIGN & PROCESS SCIENCE, 2015, 19 (03) : 55 - 76
  • [26] SpinSim: A Computer Architecture-Level Variation Aware STT-MRAM Performance Evaluation Framework
    Ma, Haoyuan
    Wang, You
    Ali, Rashid
    Hou, Zhengyi
    Zhang, Deming
    Deng, Erya
    Wang, Gefei
    Zhao, Weisheng
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [27] Evaluating the Impact of Possible Dependencies on Architecture-Level Maintainability
    Jin, Wuxia
    Zhong, Dinghong
    Cai, Yuanfang
    Kazman, Rick
    Liu, Ting
    IEEE TRANSACTIONS ON SOFTWARE ENGINEERING, 2023, 49 (03) : 1064 - 1085
  • [28] Architecture-level dependence analysis in support of software maintenance
    Stafford, Judith A.
    Wolf, Alexander L.
    International Software Architecture Workshop, Proceedings, ISAW, 1998, : 129 - 132
  • [29] Architecture-Level Energy Estimation for Heterogeneous Computing Systems
    Wang, Francis
    Wu, Yannan Nellie
    Woicik, Matthew
    Emer, Joel S.
    Sze, Vivienne
    2021 IEEE INTERNATIONAL SYMPOSIUM ON PERFORMANCE ANALYSIS OF SYSTEMS AND SOFTWARE (ISPASS 2021), 2021, : 229 - 231
  • [30] Promoting Data Mining Methodologies by Architecture-Level Optimizations
    Ge, Xin
    Ding, Enjie
    Xie, Hongxia
    WKDD: 2009 SECOND INTERNATIONAL WORKSHOP ON KNOWLEDGE DISCOVERY AND DATA MINING, PROCEEDINGS, 2009, : 179 - +