A framework for architecture-level lifetime reliability Modeling

被引:34
|
作者
Shin, Jeonghee [1 ]
Zyuban, Victor [1 ]
Hu, Zhigang [1 ]
Rivers, Jude A. [1 ]
Bose, Pradip [1 ]
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
D O I
10.1109/DSN.2007.8
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper tackles the issue of modeling chip lifetime reliability at the architecture level. We propose a new and robust structure-aware lifetime reliability model at the architecture-level, where devices only vulnerable to failure mechanisms and the effective stress condition of these devices are taken into account for the failure rate of microarchitecture structures. In addition, we present this reliability analysis framework based on a new concept, called the FIT of reference circuit or FORC, which allows architects to quantify failure rates without having to delve into low-level circuit- and technology-specific details of the implemented architecture. This is done through a one-time characterization of a reference circuit needed to quantify the reference FITs for each class of modeled failure mechanisms for a given technology and implementation style. With this new reliability modeling framework, architects are empowered to proceed with architecture-level reliability analysis independent of technological and environmental parameters.
引用
收藏
页码:534 / +
页数:2
相关论文
共 50 条
  • [41] Architecture-Level Optimization on Digital Silicon Photomultipliers for Medical Imaging
    Bandi, Franco
    Ilisie, Victor
    Vornicu, Ion
    Carmona-Galan, Ricardo
    Benlloch, Jose M.
    Rodriguez-Vazquez, Angel
    SENSORS, 2022, 22 (01)
  • [42] Parameterized Architecture-Level Dynamic Thermal Models for Multicore Microprocessors
    Li, Duo
    Tan, Sheldon X. -D.
    Pacheco, Eduardo H.
    Tirumala, Murli
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2010, 15 (02)
  • [43] An Architecture-Level Approach for Mitigating the Impact of Process Variations on Extensible Processors
    Kamal, Mehdi
    Afzali-Kusha, Ali
    Safari, Saeed
    Pedram, Massoud
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 467 - 472
  • [44] Programming patterns for architecture-level software optimizations on frequent pattern mining
    Wei, Mingliang
    Jiang, Changhao
    Snir, Marc
    2007 IEEE 23RD INTERNATIONAL CONFERENCE ON DATA ENGINEERING, VOLS 1-3, 2007, : 311 - +
  • [45] Architecture-level thermal behavioral characterization for multi-core microprocessors
    Li, Duo
    Tan, Sheldon X. -D.
    Tirumala, Murli
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 404 - +
  • [46] Architecture-level support for software component deployment in resource constrained environments
    Mikic-Rakic, M
    Medvidovic, N
    COMPONENT DEPLOYMENT, 2002, 2370 : 31 - 50
  • [47] Special Section on New Circuit and Architecture-Level Solutions for Multidiscipline Systems
    Mohanty, Saraju P.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2012, 8 (03)
  • [48] A Fast Architecture-Level Thermal Analysis Method for Runtime Thermal Regulation
    Tan, Sheldon X. -D.
    Liu, Pu
    Jiang, Lin
    Wu, Wei
    Tirumala, Murli
    JOURNAL OF LOW POWER ELECTRONICS, 2008, 4 (02) : 139 - 148
  • [49] Architecture-level soft error analysis: Examining the limits of common assumptions
    Li, Xiaodong
    Adve, Sarita V.
    Bose, Pradip
    Rivers, Jude A.
    37TH ANNUAL IEEE/IFIP INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2007, : 266 - +
  • [50] Architecture-level thermal behavioral models for quad-core microprocessors
    Li, Duo
    Tan, Sheldon X-D.
    Tirumala, Murli
    BMAS 2007: PROCEEDINGS OF THE 2007 IEEE INTERNATIONAL BEHAVIORAL MODELING AND SIMULATION WORKSHOP, 2007, : 22 - +