A framework for architecture-level lifetime reliability Modeling

被引:34
|
作者
Shin, Jeonghee [1 ]
Zyuban, Victor [1 ]
Hu, Zhigang [1 ]
Rivers, Jude A. [1 ]
Bose, Pradip [1 ]
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
D O I
10.1109/DSN.2007.8
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper tackles the issue of modeling chip lifetime reliability at the architecture level. We propose a new and robust structure-aware lifetime reliability model at the architecture-level, where devices only vulnerable to failure mechanisms and the effective stress condition of these devices are taken into account for the failure rate of microarchitecture structures. In addition, we present this reliability analysis framework based on a new concept, called the FIT of reference circuit or FORC, which allows architects to quantify failure rates without having to delve into low-level circuit- and technology-specific details of the implemented architecture. This is done through a one-time characterization of a reference circuit needed to quantify the reference FITs for each class of modeled failure mechanisms for a given technology and implementation style. With this new reliability modeling framework, architects are empowered to proceed with architecture-level reliability analysis independent of technological and environmental parameters.
引用
收藏
页码:534 / +
页数:2
相关论文
共 50 条
  • [1] Metrics for architecture-level lifetime reliability analysis
    Ramachandran, Pradeep
    Adve, Sarita V.
    Bose, Pradip
    Rivers, Jude A.
    ISPASS 2008: IEEE INTERNATIONAL SYMPOSIUM ON PERFORMANCE ANALYSIS OF SYSTEMS AND SOFTWARE, 2008, : 202 - +
  • [2] Versatile Architecture-Level Fault Injection Framework for Reliability Evaluation: A First Report
    Foutris, Nikos
    Kaliorakis, Manolis
    Tselonis, Sotiris
    Gizopoulos, Dimitris
    PROCEEDINGS OF THE 2014 IEEE 20TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2014, : 140 - 145
  • [3] Architecture-level power modeling with Wattch
    Martonosi, M
    Brooks, D
    Tiwari, V
    COMPUTER, 2002, 35 (02) : 64 - 64
  • [4] A methodology for architecture-level reliability risk analysis
    Yacoub, SM
    Ammar, HH
    IEEE TRANSACTIONS ON SOFTWARE ENGINEERING, 2002, 28 (06) : 529 - 547
  • [5] VelociTI: An Architecture-level Performance Modeling Framework for Trapped Ion Quantum Computers
    Hankin, Alexander
    Mahmoud, Abdulrahman
    Hempstead, Mark
    Brooks, David
    Wei, Gu-Yeon
    2023 IEEE INTERNATIONAL SYMPOSIUM ON WORKLOAD CHARACTERIZATION, IISWC, 2023, : 206 - 210
  • [6] SoftArch: An architecture-level tool for modeling and analyzing soft errors
    Li, XD
    Adve, SV
    Bose, P
    Rivers, JA
    2005 INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2005, : 496 - 505
  • [7] A Framework for Architecture-Level Exploration of 3-D FPGA Platforms
    Sidiropoulos, Harry
    Siozios, Kostas
    Soudris, Dimitrios
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION, AND SIMULATION, 2011, 6951 : 298 - 307
  • [8] ChipPower: An architecture-level leakage simulator
    Tsai, YF
    Ankadi, AH
    Vijaykrishnan, N
    Irwin, MJ
    Theocharides, T
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 395 - 398
  • [9] Architecture-level modifiability analysis (ALMA)
    Bengtsson, P
    Lassing, N
    Bosch, J
    van Vliet, H
    JOURNAL OF SYSTEMS AND SOFTWARE, 2004, 69 (1-2) : 129 - 147
  • [10] Composable Thermal Modeling and Simulation for Architecture-Level Thermal Designs of Multicore Microprocessors
    Wang, Hai
    Tan, Sheldon X. -D.
    Li, Duo
    Gupta, Ashish
    Yuan, Yuan
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2013, 18 (02)