Thermal Budget Reduction in Triple Gate Oxide Process by Wet Etch Technique

被引:0
|
作者
Tai, Hsin [1 ]
Liao, H. Y. [1 ]
Chen, H. A. [1 ]
Tou, P. T. [1 ]
Liu, W. T. [1 ]
Lu, M. C. [2 ]
Ying, T. H. [2 ]
机构
[1] Powerchip Technol Corp, Wet Etch Technol Grp, Platform Technol Div, 12,Li Hsin Rd 1,Hsinchu Sci Pk, Hsinchu, Taiwan
[2] Powerchip Technol Corp, Platform Technol Div, 12,Li Hsin Rd 1,Hsinchu Sci Pk, Hsinchu, Taiwan
来源
SILICON COMPATIBLE MATERIALS, PROCESSES, AND TECHNOLOGIES FOR ADVANCED INTEGRATED CIRCUITS AND EMERGING APPLICATIONS 7 | 2017年 / 77卷 / 05期
关键词
D O I
10.1149/07705.0245ecst
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
As transistor geometry shrink and System on Chip (SoC) requirements increase, chips with multiple operation voltages become regular criteria in IC design specification. This means that multiple gate oxide thicknesses have to be integrated in semiconductor manufacturing front-end-of-line (FEOL) process. However, process thermal budget will be one of the concerns of transistor electrical performance shift resulted from diffusion of implantation species. In this study, thicker gate oxide (MV) was etched back by wet chemical as thinner gate oxide (I/O) to reduce gate oxide formation thermal budget. However, wet etching rate was degraded after clean and lithograph sequential processes. The oxidant, in wet clean chemical, oxidized silicon dioxide surface SiH bonding into Si-OH which reacted with Hexamethyldisilazane (HMDS), commonly used as lithography adhesion material, and form an extremely thin Trimethylsiloxy monolayer (Si-O-Si(CH3)(3)) on the gate oxide surface. Fortunately, Trimethylsiloxy monolayer consists of Si-O bonding and Trimethylsilyl group (-Si(CH3)(3)) and can be easily removed by O-2 plasma treatment.
引用
收藏
页码:245 / 248
页数:4
相关论文
共 50 条
  • [41] Highly stable amorphous indium-zinc-oxide thin-film transistors with back-channel wet-etch process
    Luo, Dongxiang
    Li, Min
    Xu, Miao
    Pang, Jiawei
    Zhang, Yanli
    Wang, Lang
    Tao, Hong
    Wang, Lei
    Zou, Jianhua
    Peng, Junbiao
    PHYSICA STATUS SOLIDI-RAPID RESEARCH LETTERS, 2014, 8 (02): : 176 - 181
  • [42] Structural, morphological, optical, thermal and magnetic study of mackinawite FeS nanoparticles synthesized by wet chemical reduction technique
    Malek, Tasmira J.
    Chaki, Sunil H.
    Deshpande, M. P.
    PHYSICA B-CONDENSED MATTER, 2018, 546 : 59 - 66
  • [43] Reduction in leakage current of low-temperature thin-gate oxide by repeated spike oxidation technique
    Hong, CC
    Chang, CY
    Lee, CY
    Hwu, JG
    IEEE ELECTRON DEVICE LETTERS, 2002, 23 (01) : 28 - 30
  • [44] Ultra low thermal budget rapid thermal processing for thin gate oxide dielectrics:: Reduction of suboxide transition regions in low temperature processed Si/SiO2 structures by a 900°C 30 second rapid thermal anneal
    Lucovsky, G
    Hinds, B
    RAPID THERMAL AND INTEGRATED PROCESSING VI, 1997, 470 : 355 - 360
  • [45] Silicon oxide gate dielectric on n-type 4H-SiC prepared by low thermal budget anodization method
    Chuang, Kai-Chieh
    Hwu, Jenn-Gwo
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2008, 155 (08) : G159 - G162
  • [46] Post poly-Si gate rapid thermal nitridation for boron penetration reduction and oxide reliability improvement
    Zhou, ZX
    Tinkler, S
    Schroder, DK
    Paulsen, R
    Dahl, P
    Keating, R
    Park, C
    IEEE ELECTRON DEVICE LETTERS, 1998, 19 (07) : 237 - 240
  • [47] An innovative gate oxide characterization technique in the failure analysis of 0.13μm process technology based MOSFET device
    How, HC
    Ooi, KB
    Ng, JC
    Nizam, MK
    Ng, HB
    IPFA 2005: PROCEEDINGS OF THE 12TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2005, : 213 - 216
  • [48] Investigation of oxidation process in self-terminating gate recess wet etching technique for AlGaN/GaN normally-off MOSFETs
    Liu, Jingqian
    Wang, Jinyan
    Xu, Zhe
    Jiang, Haisang
    Yang, Zhenchuan
    Wang, Maojun
    Yu, Min
    Xie, Bing
    Wu, Wengang
    Ma, Xiaohua
    Zhang, Jincheng
    Hao, Yue
    ELECTRONICS LETTERS, 2014, 50 (25) : 1980 - 1981
  • [49] Fabrication and Performance of InAlN/GaN-on-Si MOSHEMTs with LaAlO3 Gate Dielectric using Gate-First CMOS Compatible Process at Low Thermal Budget
    Bera, M. K.
    Liu, Y.
    Kyaw, L. M.
    Ngoo, Y. J.
    Singh, S. P.
    Chor, E. F.
    WIDE BANDGAP SEMICONDUCTOR MATERIALS AND DEVICES 15, 2014, 61 (04): : 271 - 280
  • [50] Gate-First High-Performance Germanium nMOSFET and pMOSFET Using Low Thermal Budget Ion Implantation After Germanidation Technique
    Chang, Wen-Hsin
    Ota, Hiroyuki
    Maeda, Tatsuro
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (03) : 253 - 256