Thermal Budget Reduction in Triple Gate Oxide Process by Wet Etch Technique

被引:0
|
作者
Tai, Hsin [1 ]
Liao, H. Y. [1 ]
Chen, H. A. [1 ]
Tou, P. T. [1 ]
Liu, W. T. [1 ]
Lu, M. C. [2 ]
Ying, T. H. [2 ]
机构
[1] Powerchip Technol Corp, Wet Etch Technol Grp, Platform Technol Div, 12,Li Hsin Rd 1,Hsinchu Sci Pk, Hsinchu, Taiwan
[2] Powerchip Technol Corp, Platform Technol Div, 12,Li Hsin Rd 1,Hsinchu Sci Pk, Hsinchu, Taiwan
关键词
D O I
10.1149/07705.0245ecst
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
As transistor geometry shrink and System on Chip (SoC) requirements increase, chips with multiple operation voltages become regular criteria in IC design specification. This means that multiple gate oxide thicknesses have to be integrated in semiconductor manufacturing front-end-of-line (FEOL) process. However, process thermal budget will be one of the concerns of transistor electrical performance shift resulted from diffusion of implantation species. In this study, thicker gate oxide (MV) was etched back by wet chemical as thinner gate oxide (I/O) to reduce gate oxide formation thermal budget. However, wet etching rate was degraded after clean and lithograph sequential processes. The oxidant, in wet clean chemical, oxidized silicon dioxide surface SiH bonding into Si-OH which reacted with Hexamethyldisilazane (HMDS), commonly used as lithography adhesion material, and form an extremely thin Trimethylsiloxy monolayer (Si-O-Si(CH3)(3)) on the gate oxide surface. Fortunately, Trimethylsiloxy monolayer consists of Si-O bonding and Trimethylsilyl group (-Si(CH3)(3)) and can be easily removed by O-2 plasma treatment.
引用
收藏
页码:245 / 248
页数:4
相关论文
共 50 条
  • [31] 14 nm gate length CMOSFETs utilizing low thermal budget process with poly-SiGe and Ni salicide
    Hokazono, A
    Ohuchi, K
    Takayanagi, M
    Watanabe, Y
    Magoshi, S
    Kato, Y
    Shimizu, T
    Mori, S
    Oguma, H
    Sasaki, T
    Yoshimura, H
    Miyano, K
    Yasutake, N
    Suto, H
    Adachi, K
    Fukui, H
    Watanabe, T
    Tamaoki, N
    Toyoshima, Y
    Ishiuchi, H
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 639 - 642
  • [32] A manufacturable high performance quarter micron CMOS technology using I-line lithography and gate linewidth reduction etch process
    Thakar, GV
    McNeil, VM
    Madan, SK
    Riemenschneider, BR
    Rogers, DM
    McKee, JA
    Eklund, RH
    Chapman, RA
    1996 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1996, : 216 - 217
  • [33] A Study of Sputtered TiN Gate Electrode Etching with Various Wet Chemicals and Post Etch Annealing for Complementary Metal-Oxide-Semiconductor Device Integration Applications
    Heo, Seung Chan
    Yoo, Dongjun
    Choi, Moon Suk
    Kim, Dohyung
    Chung, Chulwon
    Choi, Changhwan
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2012, 51 (10)
  • [34] Evolution of Plasma-Excitation Mechanisms in the Process of the Thermal Reduction of Graphene Oxide
    Afanas'ev, V. P.
    Bocharov, G. S.
    Gryazev, A. S.
    Eletskii, A. V.
    Kaplya, P. S.
    Ridzel, O. Yu.
    JOURNAL OF SURFACE INVESTIGATION, 2020, 14 (02): : 366 - 370
  • [35] Evolution of Plasma-Excitation Mechanisms in the Process of the Thermal Reduction of Graphene Oxide
    V. P. Afanas’ev
    G. S. Bocharov
    A. S. Gryazev
    A. V. Eletskii
    P. S. Kaplya
    O. Yu. Ridzel
    Journal of Surface Investigation: X-ray, Synchrotron and Neutron Techniques, 2020, 14 : 366 - 370
  • [36] Etch defect reduction using SF6/O2 plasma cleaning and optimizing etching recipe in photo resist masked gate poly silicon etch process
    Mun, SY
    Shin, KC
    Lee, SS
    Kwak, JS
    Jeong, JY
    Jeong, YH
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (7A): : 4891 - 4895
  • [37] EVALUATION OF 850-DEGREES-C WET OXIDE AS THE GATE DIELECTRIC IN A 0.8-MU-M CMOS PROCESS
    WEI, CY
    NISSANCOHEN, Y
    WOODBURY, HH
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1991, 38 (11) : 2433 - 2441
  • [38] Etch defect reduction using SF6/O2 plasma cleaning and optimizing etching recipe in photo resist masked gate poly silicon etch process
    Mun, Seong Yeol
    Shin, Kyeong Cheol
    Lee, Sung Soo
    Kwak, Jong Seok
    Jeong, Jae Young
    Jeong, Yang Hee
    Jpn J Appl Phys Part 1 Regul Pap Short Note Rev Pap, 7 A (4891-4895):
  • [39] A simple thermal oxidation technique and KOH wet etching process for fuel cell flow field fabrication
    Hasran, U. A.
    Kamarudin, S. K.
    Daud, W. R. W.
    Majlis, B. Y.
    Mohamad, A. B.
    Kadhum, A. A. H.
    INTERNATIONAL JOURNAL OF HYDROGEN ENERGY, 2011, 36 (08) : 5136 - 5142
  • [40] Nanoprobing EBAC Technique to Reveal the Failure Root Cause of Gate Oxide Reliability Issues of an IC Process
    Tan, P. K.
    Dawood, M. K.
    Low, G. R.
    Yap, H. H.
    He, R.
    Moon, S. J.
    Feng, H.
    Tan, H.
    Huang, Y. M.
    Wang, D. D.
    Zhao, Y. Z.
    Zhou, Y.
    James, S.
    Chen, C. Q.
    Lam, J.
    Mai, Z. H.
    2014 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT (IIRW), 2014, : 10 - 15