共 50 条
- [31] 14 nm gate length CMOSFETs utilizing low thermal budget process with poly-SiGe and Ni salicide INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 639 - 642
- [32] A manufacturable high performance quarter micron CMOS technology using I-line lithography and gate linewidth reduction etch process 1996 SYMPOSIUM ON VLSI TECHNOLOGY: DIGEST OF TECHNICAL PAPERS, 1996, : 216 - 217
- [34] Evolution of Plasma-Excitation Mechanisms in the Process of the Thermal Reduction of Graphene Oxide JOURNAL OF SURFACE INVESTIGATION, 2020, 14 (02): : 366 - 370
- [35] Evolution of Plasma-Excitation Mechanisms in the Process of the Thermal Reduction of Graphene Oxide Journal of Surface Investigation: X-ray, Synchrotron and Neutron Techniques, 2020, 14 : 366 - 370
- [36] Etch defect reduction using SF6/O2 plasma cleaning and optimizing etching recipe in photo resist masked gate poly silicon etch process JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (7A): : 4891 - 4895
- [38] Etch defect reduction using SF6/O2 plasma cleaning and optimizing etching recipe in photo resist masked gate poly silicon etch process Jpn J Appl Phys Part 1 Regul Pap Short Note Rev Pap, 7 A (4891-4895):
- [40] Nanoprobing EBAC Technique to Reveal the Failure Root Cause of Gate Oxide Reliability Issues of an IC Process 2014 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT (IIRW), 2014, : 10 - 15