Thermal Budget Reduction in Triple Gate Oxide Process by Wet Etch Technique

被引:0
|
作者
Tai, Hsin [1 ]
Liao, H. Y. [1 ]
Chen, H. A. [1 ]
Tou, P. T. [1 ]
Liu, W. T. [1 ]
Lu, M. C. [2 ]
Ying, T. H. [2 ]
机构
[1] Powerchip Technol Corp, Wet Etch Technol Grp, Platform Technol Div, 12,Li Hsin Rd 1,Hsinchu Sci Pk, Hsinchu, Taiwan
[2] Powerchip Technol Corp, Platform Technol Div, 12,Li Hsin Rd 1,Hsinchu Sci Pk, Hsinchu, Taiwan
关键词
D O I
10.1149/07705.0245ecst
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
As transistor geometry shrink and System on Chip (SoC) requirements increase, chips with multiple operation voltages become regular criteria in IC design specification. This means that multiple gate oxide thicknesses have to be integrated in semiconductor manufacturing front-end-of-line (FEOL) process. However, process thermal budget will be one of the concerns of transistor electrical performance shift resulted from diffusion of implantation species. In this study, thicker gate oxide (MV) was etched back by wet chemical as thinner gate oxide (I/O) to reduce gate oxide formation thermal budget. However, wet etching rate was degraded after clean and lithograph sequential processes. The oxidant, in wet clean chemical, oxidized silicon dioxide surface SiH bonding into Si-OH which reacted with Hexamethyldisilazane (HMDS), commonly used as lithography adhesion material, and form an extremely thin Trimethylsiloxy monolayer (Si-O-Si(CH3)(3)) on the gate oxide surface. Fortunately, Trimethylsiloxy monolayer consists of Si-O bonding and Trimethylsilyl group (-Si(CH3)(3)) and can be easily removed by O-2 plasma treatment.
引用
收藏
页码:245 / 248
页数:4
相关论文
共 50 条
  • [21] Control of SC1 wet cleaning process for nano-scale gate oxide integrity
    Lim, SW
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2003, 42 (08): : 5002 - 5009
  • [22] A NOVEL FABRICATION PROCESS OF A SILICON FIELD EMITTER ARRAY WITH THERMAL OXIDE AS A GATE INSULATOR
    UH, HS
    KWON, SJ
    LEE, JD
    IEEE ELECTRON DEVICE LETTERS, 1995, 16 (11) : 488 - 490
  • [23] A COMPARISON OF CVD STACKED GATE OXIDE AND THERMAL GATE OXIDE FOR 0.5-MU-M TRANSISTORS SUBJECTED TO PROCESS-INDUCED DAMAGE
    TSENG, HH
    TOBIN, PJ
    HAYDEN, JD
    CHANG, KM
    MILLER, JW
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (03) : 613 - 618
  • [24] The thermal reduction of graphene oxide - A simple and exciting manufacturing process of graphene
    Schedy, Andreas
    Oetken, Marco
    CHEMKON, 2020, 27 (05) : 244 - 249
  • [25] Graphene hydrogenation by molecular hydrogen in the process of graphene oxide thermal reduction
    Mikoushkin, V. M.
    Nikonov, S. Yu
    Dideykin, A. T.
    Vul', A. Ya
    Sakseev, D. A.
    Baidakova, M. V.
    Vilkov, O. Yu
    Nelyubov, A. V.
    APPLIED PHYSICS LETTERS, 2013, 102 (07)
  • [26] Thermal Budget Reduction and Throughput Enhancement for CMOS Epi Stressors via Wet Clean Interface Contamination Evaluation and Control
    Brabant, Paul
    Chung, Keith
    Shinriki, Manabu
    Hasaka, Scott
    Scott, Dane
    Wirzbicki, Mark
    Francis, Terry
    He, Hong
    Sadana, Devendra K.
    2011 22ND ANNUAL IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2011,
  • [27] Hafnium oxide gate stack prepared by in situ rapid thermal chemical vapor deposition process for advanced gate dielectrics
    Lee, SJ
    Jeon, TS
    Kwong, DL
    Clark, R
    JOURNAL OF APPLIED PHYSICS, 2002, 92 (05) : 2807 - 2809
  • [28] Reduction of RIE-damage by N2O-anneal of thermal gate oxide
    Joshi, AB
    Mann, RA
    Chung, L
    Cho, TH
    Min, BW
    Kwong, DL
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1998, 11 (03) : 495 - 500
  • [29] Quality improvement of ultrathin gate oxide by using thermal growth followed by SF ANO technique
    Yang, YL
    Hwu, JG
    IEEE ELECTRON DEVICE LETTERS, 2004, 25 (10) : 687 - 689
  • [30] The effect of fluorine in an advanced CMOS process with triple (1.6/2.2/5.2nm) nitrided gate oxide
    Hook, TB
    Kontra, R
    Burnham, J
    Lavoie, M
    2003 8TH INTERNATIONAL SYMPOSIUM ON PLASMA- AND PROCESS-INDUCED DAMAGE, 2003, : 150 - 153