Glitch power minimization by selective gate freezing

被引:25
|
作者
Benini, L
De Micheli, D
Macii, A
Macii, E
Poncino, M
Scarsi, R
机构
[1] Univ Bologna, Dipartimento Elettron Informat & Sistemist, I-40136 Bologna, Italy
[2] Stanford Univ, Comp Syst Lab, Stanford, CA 94305 USA
[3] Politecn Torino, Dipartimento Automat & Informat, I-10129 Turin, Italy
关键词
CMOS digital integrated circuits; design automation; power optimization;
D O I
10.1109/92.845895
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a technique for glitch power minimization in combinational circuits. The total number of glitches is reduced by replacing some existing gates with functionally equivalent ones (called F-Gates) that can be "frozen" by asserting a control signal. A frozen gate cannot propagate glitches to its output. Algorithms for gate selection and clustering that maximize the percentage of filtered glitches and reduce the overhead for generating the control signals are introduced. A power-efficient CMOS implementation of F-Gates is also described. An important feature of the proposed method is that it can be applied in place directly to layout-level descriptions; therefore, it guarantees very predictable results and minimizes the impact of the transformation on circuit size and speed.
引用
收藏
页码:287 / 298
页数:12
相关论文
共 50 条
  • [41] Power minimization using simultaneous gate sizing, Dual-Vdd and Dual-Vth assignment
    Srivastava, A
    Sylvester, D
    Blaauw, D
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 783 - 787
  • [42] Selective State Retention Power Gating Based on Gate-Level Analysis
    Greenberg, Shlomo
    Rabinowicz, Joseph
    Tsechanski, Ron
    Paperno, Eugene
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (04) : 1095 - 1104
  • [43] SELECTIVE RESPONSES BY ENTROPY MINIMIZATION
    KAMIMURA, R
    MATHEMATICAL AND COMPUTER MODELLING, 1995, 21 (1-2) : 143 - 157
  • [44] Glitch analysis and reduction in register transfer level power optimization
    Raghunathan, A
    Dey, S
    Jha, NK
    33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 331 - 336
  • [45] Power supply glitch attacks: design and evaluation of detection circuits
    Gomina, Kamil
    Rigaud, Jean-Baptiste
    Gendrier, Philippe
    Candelier, Philippe
    Tria, Assia
    2014 IEEE INTERNATIONAL SYMPOSIUM ON HARDWARE-ORIENTED SECURITY AND TRUST (HOST), 2014, : 136 - 141
  • [46] CHOICE OF GATE INSULATOR FOR TUNNELLING CURRENT MINIMIZATION AND EFFECTIVE GATE ELECTROSTATICS IN DOUBLE GATE NANOSCALE MOSFET
    Thriveni, G.
    Ghosh, Kaustab
    2018 4TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2018, : 34 - 36
  • [47] Low Power Charge Pump with reduced Glitch For PLL Applications
    Vaishali
    Sharma, R. K.
    PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2018, : 1038 - 1041
  • [48] Glitch Elimination and Optimization of Dynamic Power Dissipation in Combinational Circuits
    Karthik, H. S.
    Naik, B. Mohan Kumar
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRONICS, COMPUTERS AND COMMUNICATIONS (ICAECC), 2014,
  • [49] Power-hammering through Glitch Amplification - Attacks and Mitigation
    Matas, Kaspar
    Tuan Minh La
    Khoa Dang Pham
    Koch, Dirk
    28TH IEEE INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2020, : 65 - 69
  • [50] Random Swapping Dynamic Element Matching Technique for Glitch Energy Minimization in Current-Steering DAC
    Shen, Meng-Hung
    Tsai, Jen-Huan
    Huang, Po-Chiun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (05) : 369 - 373