Glitch Elimination and Optimization of Dynamic Power Dissipation in Combinational Circuits

被引:0
|
作者
Karthik, H. S. [1 ]
Naik, B. Mohan Kumar [2 ]
机构
[1] APS Coll Engn, Dept Elect & Commun Engn, Bangalore, Karnataka, India
[2] New Horizon Coll Engn, Dept Elect & Commun Engn, Bangalore, Karnataka, India
关键词
Low power; Dynamic Power Dissipation; Glitch; Switching Activity; Glitch Width; Propagation delay; Transmission Gate;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low power consumption has become a highly important concern for the designs. Glitches contribute to the dynamic power which itself is a major portion of the total power consumed by designs. A glitch is an undesired transition that occurs before intended value in digital circuits. A glitch occurs in CMOS circuits due to differential delay at the inputs of a gate. The paper describes a procedure to estimate and optimize dynamic power dissipation for combinational circuits due to propagation delay. First, cause of glitch and power dissipated due to presence of it is estimated. Secondly, a technique using transmission gate is employed and the glitch is eliminated. Then a comparison of the power dissipated is carried out to know the optimized power for 1.2um and 0.8um CMOS Technologies.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Power optimization of combinational circuits by input transformations
    Gopalakrishnan, C
    Katkoori, S
    FIRST IEEE INTERNATION WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2002, : 154 - 158
  • [2] A new statistical approach for glitch estimation in combinational circuits
    Sayed, Ahmed
    Al-Asaad, Hussain
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1641 - 1644
  • [3] A new method for power estimation and optimization of combinational circuits
    Aldeen, Ahmed Sammy
    Al-Asaad, Hussain
    2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 198 - +
  • [4] Techniques for minimizing power dissipation in scan and combinational circuits during test application
    Dabholkar, V
    Chakravarty, S
    Pomeranz, I
    Reddy, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (12) : 1325 - 1333
  • [5] ELIMINATION OF STATIC AND DYNAMIC HAZARDS FOR MULTIPLE INPUT CHANGES IN COMBINATIONAL SWITCHING CIRCUITS
    BREDESON, JG
    HULINA, PT
    INFORMATION AND CONTROL, 1972, 20 (02): : 114 - &
  • [6] On Gate Level Power Optimization of Combinational Circuits Using Pseudo Power Gating
    Jin, Yu
    Kimura, Shinji
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2012, E95A (12): : 2191 - 2198
  • [7] Dynamic Equalizer Power Dissipation Optimization
    Fougstedt, Christoffer
    Johannisson, Pontus
    Svensson, Lars
    Larsson-Edefors, Per
    2016 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2016,
  • [8] ESTIMATION OF POWER DISSIPATION IN CMOS COMBINATIONAL-CIRCUITS USING BOOLEAN FUNCTION MANIPULATION
    DEVADAS, S
    KEUTZER, K
    WHITE, J
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1992, 11 (03) : 373 - 383
  • [9] A framework for estimating maximum power dissipation in CMOS combinational circuits using genetic algorithms
    Placer, J
    Sagahyroon, A
    Massoumi, M
    PROCEEDINGS OF THE TWENTY-EIGHTH SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 1996, : 348 - 352
  • [10] POWER OPTIMIZATION OF COMBINATIONAL CIRCUITS MAPPED ON LUT-BASED FPGAS
    Bucur, Ion
    Stefanescu, Costin
    Cupcea, Nicolae
    Surpateanu, Adrian
    Radulescu, Florin
    Boicea, Alexandru
    ANNALS OF DAAAM FOR 2009 & PROCEEDINGS OF THE 20TH INTERNATIONAL DAAAM SYMPOSIUM, 2009, 20 : 1231 - 1232