共 50 条
- [31] NiSi polysilicon fuse reliability in 65nm logic CMOS technology 2006 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP, FINAL REPORT, 2006, : 89 - +
- [32] Temperature variation insensitive energy efficient CMOS circuits in a 65nm CMOS technology IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 226 - +
- [33] An integrated modeling paradigm of circuit reliability for 65nm CMOS technology PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 511 - +
- [34] RF Passive Device Modeling and Characterization in 65nm CMOS Technology PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013), 2013, : 658 - 664
- [35] A Geiger Mode APD Fabricated in Standard 65nm CMOS Technology 2013 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2013,
- [36] Retroactive Terahertz Displacement Sensor in a standard 65nm CMOS Technology 2016 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2016,
- [37] A power efficient charge pump circuit configuration for fast locking PLL application MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2021, 27 (02): : 479 - 491
- [38] A power efficient charge pump circuit configuration for fast locking PLL application Microsystem Technologies, 2021, 27 : 479 - 491
- [39] An All-Digital PLL Using Random Modulation for SSC Generation in 65nm CMOS 2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 252 - +
- [40] A 3-6GHz 5-to-512 Multiplier Adaptive Fast-Locking Self-Biased PLL in 28nm CMOS 2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,