A Charge Pump PLL with Fast-locking Strategies Embedded in FPGA in 65nm CMOS Technology

被引:1
|
作者
Yang, Mingqian [1 ]
Chen, Lei [1 ]
Li, Xuewu [1 ]
Zhang, Yanlong [1 ]
机构
[1] Beijing Microelect Technol Inst, Beijing, Peoples R China
关键词
Charge pump PLL; Fast-locking; FPGA;
D O I
10.1145/3158233.3159315
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Phase-locked loops (PLL) have been widely utilized in FPGA as an important module for clock management. In this paper, a charge pump PLL with fast-locking strategies embedded in 65nm FPGA is proposed. Firstly, a configurable prestart circuit is utilized to initialize the operation state of PLL. Secondly, a bandwidth switch strategy is proposed to manage the contradiction between locking speed and noise performance. Thirdly, the PLL incorporates a VCO with dual control voltages to accelerate the adjustment of oscillation frequency. Simulation results demonstrate that the proposed fast-locking PLL can lock in 2.20 mu s with a reference clock of 50MHz and an output clock of 1GHz, acquiring an 81.5% reduction in locking time compared to traditional PLL.
引用
收藏
页码:131 / 135
页数:5
相关论文
共 50 条
  • [31] NiSi polysilicon fuse reliability in 65nm logic CMOS technology
    Ang, Boon
    Tumakha, Sergey
    Im, Jay
    Paak, Sunhom
    2006 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP, FINAL REPORT, 2006, : 89 - +
  • [32] Temperature variation insensitive energy efficient CMOS circuits in a 65nm CMOS technology
    Kumar, Ranjith
    Kursun, Volkan
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 226 - +
  • [33] An integrated modeling paradigm of circuit reliability for 65nm CMOS technology
    Wang, Wenping
    Reddy, Vijay
    Krishnan, Arland T.
    Vattikonda, Rakesh
    Krishnan, Srikanth
    Cao, Yu
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 511 - +
  • [34] RF Passive Device Modeling and Characterization in 65nm CMOS Technology
    Lourandakis, Errikos
    Stefanou, Stefanos
    Nikellis, Konstantinos
    Bantas, Sotiris
    PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013), 2013, : 658 - 664
  • [35] A Geiger Mode APD Fabricated in Standard 65nm CMOS Technology
    Charbon, Edoardo
    Yoon, Hyung-June
    Maruyama, Yuki
    2013 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2013,
  • [36] Retroactive Terahertz Displacement Sensor in a standard 65nm CMOS Technology
    Al Hadi, Richard
    Zhao, Yan
    Li, Yilei
    Du, Yuan
    Chang, M. -C. Frank
    2016 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2016,
  • [37] A power efficient charge pump circuit configuration for fast locking PLL application
    Saw, Suraj Kumar
    Das, Payali
    Maiti, Madhusudan
    Majumder, Alak
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2021, 27 (02): : 479 - 491
  • [38] A power efficient charge pump circuit configuration for fast locking PLL application
    Suraj Kumar Saw
    Payali Das
    Madhusudan Maiti
    Alak Majumder
    Microsystem Technologies, 2021, 27 : 479 - 491
  • [39] An All-Digital PLL Using Random Modulation for SSC Generation in 65nm CMOS
    Da Dalt, Nicola
    Pridnig, Peter
    Grollitsch, Werner
    2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 252 - +
  • [40] A 3-6GHz 5-to-512 Multiplier Adaptive Fast-Locking Self-Biased PLL in 28nm CMOS
    Wang, Binghui
    Yang, Haigang
    Jia, Yiping
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,