A Charge Pump PLL with Fast-locking Strategies Embedded in FPGA in 65nm CMOS Technology

被引:1
|
作者
Yang, Mingqian [1 ]
Chen, Lei [1 ]
Li, Xuewu [1 ]
Zhang, Yanlong [1 ]
机构
[1] Beijing Microelect Technol Inst, Beijing, Peoples R China
关键词
Charge pump PLL; Fast-locking; FPGA;
D O I
10.1145/3158233.3159315
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Phase-locked loops (PLL) have been widely utilized in FPGA as an important module for clock management. In this paper, a charge pump PLL with fast-locking strategies embedded in 65nm FPGA is proposed. Firstly, a configurable prestart circuit is utilized to initialize the operation state of PLL. Secondly, a bandwidth switch strategy is proposed to manage the contradiction between locking speed and noise performance. Thirdly, the PLL incorporates a VCO with dual control voltages to accelerate the adjustment of oscillation frequency. Simulation results demonstrate that the proposed fast-locking PLL can lock in 2.20 mu s with a reference clock of 50MHz and an output clock of 1GHz, acquiring an 81.5% reduction in locking time compared to traditional PLL.
引用
收藏
页码:131 / 135
页数:5
相关论文
共 50 条
  • [41] 0.18-V Input Charge Pump with Forward Body Biasing in Startup Circuit using 65nm CMOS
    Chen, Po-Hung
    Ishida, Koichi
    Zhang, Xin
    Okuma, Yasuaki
    Ryu, Yoshikatsu
    Takamiya, Makoto
    Sakurai, Takayasu
    IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE 2010, 2010,
  • [42] High performance 30nm bulk CMOS for 65nm technology node(CMOS5)
    Morifuji, E
    Kanda, M
    Yanagiya, N
    Matsuda, S
    Inaba, S
    Okano, K
    Takahashi, K
    Nishigori, M
    Tsuno, H
    Yamamoto, T
    Hiyama, K
    Takayanagi, M
    Oyamatsu, H
    Yamada, S
    Noguchi, T
    Kakumu, M
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 655 - 658
  • [43] Accurate and fast table look-up models for leakage current analysis in 65nm CMOS technology
    薛冀颖
    李涛
    余志平
    半导体学报, 2009, 30 (02) : 42 - 47
  • [44] Multiple-Event Direct to Histogram TDC in 65nm FPGA Technology
    Dutton, Neale
    Vergote, Johannes
    Gnecchi, Salvatore
    Grant, Lindsay
    Lee, David
    Pellegrini, Sara
    Rae, Bruce
    Henderson, Robert
    2014 10TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2014), 2014,
  • [45] Characterization of silicided polysilicon fuse implemented in 65nm logic CMOS technology
    Im, Jay
    Ang, Boon
    Tumakha, Sergey
    Paak, Sunhom
    7TH ANNUAL NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM, 2006, : 52 - 54
  • [46] A SRAM design on 65nm CMOS technology with integrated leakage reduction scheme
    Zhang, K
    Bhattacharya, U
    Chen, Z
    Hamzaoglu, F
    Murray, D
    Vallepalli, N
    Wang, Y
    Zheng, B
    Bohr, M
    2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 294 - 295
  • [47] A Low Power Temperature Sensor for IOT Applications in CMOS 65nm Technology
    Garulli, Nicola
    Boni, Andrea
    Caselli, Michele
    Magnanini, Alessandro
    Tonelli, Matteo
    2017 IEEE 7TH INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - BERLIN (ICCE-BERLIN), 2017, : 92 - 96
  • [48] Chemical dry cleaning technology for reliable 65nm CMOS contact to NiSix
    Honda, M
    Tsutsumi, K
    Harakawa, H
    Nomachi, A
    Murakami, K
    Ooya, K
    Kudou, T
    Nagamatsu, T
    Ezawa, H
    PROCEEDINGS OF THE IEEE 2005 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2005, : 194 - 196
  • [49] A 65nm CMOS Fraction-N Digital PLL with Shaped In-band Phase noise
    Mahmoud, Ahmed
    Andreani, Pietro
    Lu, Ping
    2015 NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP & INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2015,
  • [50] Optimal Body Biasing for Maximizing Circuit Performance in 65nm CMOS Technology
    Moradi, Farshad
    Tuan Vu Cao
    Wisland, Dag T.
    Aunet, Snorre
    Mahmoodi, Hamid
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,