A 69.5 mW 20 GS/s 6b Time-Interleaved ADC With Embedded Time-to-Digital Calibration in 32 nm CMOS SOI

被引:37
|
作者
Chen, Vanessa H. -C. [1 ]
Pileggi, Lawrence [1 ]
机构
[1] Carnegie Mellon Univ, Dept Elect & Comp Engn, Pittsburgh, PA 15213 USA
关键词
ADC; background calibration; gain calibration; high speed; low power; mismatch; offset calibration; time-inter-leaving; timing skew calibration; REDUNDANCY; OFFSET; DSP; AFE;
D O I
10.1109/JSSC.2014.2364043
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 20 GS/s 6b time-interleaved ADC is implemented in 32 nm CMOS SOI with an embedded time-to-digital converter to sense timing skew, and the randomness of process mismatch is exploited to compensate for the clock misalignment and dynamic offset errors of comparators that occur during high-speed operation. To achieve low-power consumption at high-speed operation with small-size transistors, a low-complexity on-chip calibration reduces gain, offset, and delay mismatches in background. With the timing skew calibration, the spurs due to clock misalignment are reduced by 20 dB. The proposed ADC achieves an SNDR of 30.7 dB at Nyquist frequency and consumes only 69.5 mW with a figure-of-merit of 124 J/conv-step.
引用
收藏
页码:2891 / 2901
页数:11
相关论文
共 50 条
  • [31] A 6-bit 2GS/s CMOS Time-Interleaved ADC for Analysis of Mixed-Signal Calibration Techniques
    Reyes, Benjamin T.
    Tealdi, Lucas
    Paulina, German
    Labat, Emanuel
    Sanchez, Raul
    Mandolesi, Pablo S.
    Hueda, Mario R.
    2014 IEEE 5TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2014,
  • [32] A 2GS/s 6-bit CMOS time-interleaved ADC for analysis of mixed-signal calibration techniques
    Reyes, Benjamin T.
    Paulina, German
    Sanchez, Raul
    Mandolesi, Pablo S.
    Hueda, Mario R.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 85 (01) : 3 - 16
  • [33] A 6-b 20-GS/s 2-Way Time-Interleaved Flash ADC with Automatic Comparator Offset Calibration in 28-nm FDSOI
    Feng, Yulang
    Deng, Hao
    Fan, Qingjun
    Zhang, Runxi
    Bikkina, Phaneendra
    Chen, Jinghong
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [34] A CMOS 15-bit 125-MS/s time-interleaved ADC with digital background calibration
    Lee, Zwei-Mei
    Wang, Cheng-Yeh
    Wu, Jieh-Tsorng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (10) : 2149 - 2160
  • [35] A 14-BIT 1.2GS/S TIME-INTERLEAVED PIPELINE ADC WITH CALIBRATION
    Pu, Jie
    Huang, Xingfa
    Xu, Mingyuan
    Shen, Xiaofeng
    Chen, Xi
    Li, Liang
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1066 - 1068
  • [36] A 1.35 GS/s, 10 b, 175 mW time-interleaved AD converter in 0.13 μm CMOS
    Louwsma, Simon M.
    van Tuifl, A. J. M.
    Vertregt, Maarten
    Nauta, Bram
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) : 778 - 786
  • [37] A 32 mW 1.25 GS/s 6b 2b/Step SAR ADC in 0.13 μm CMOS
    Cao, Zhiheng
    Yan, Shouli
    Li, Yunchu
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (03) : 862 - 873
  • [38] A 150-MS/s 8-b 71-mW CMOS time-interleaved ADC
    Limotyrakis, S
    Kulchycki, SD
    Su, DK
    Wooley, BA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (05) : 1057 - 1067
  • [39] A 7b 2 GS/s Time-Interleaved SAR ADC with Time Skew Calibration Based on Current Integrating Sampler
    Jiang, Wenning
    Zhu, Yan
    Chan, Chi-Hang
    Murmann, Boris
    U, Seng-Pan
    Martins, Rui Paulo
    2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018, : 235 - 238
  • [40] A 10.3GS/s 6bit (5.1 ENOB at Nyquist) time-interleaved/pipetined ADC using open-loop amplifiers and digital calibration in 90nm CMOS
    Nazemi, Ali
    Grace, Carl
    Lewyn, Lanny
    Kobeissy, Bilal
    Agazzi, Oscar
    Voois, Paul
    Abidin, Cindra
    Eaton, George
    Kargar, Mahyar
    Marquez, Cesar
    Ramprasad, Sumant
    Bollo, Federico
    Posse, Vladimir A.
    Wang, Stephen
    Asmanis, Georgios
    2008 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2008, : 15 - +